Datasheet

Table Of Contents
RM46L852
SPNS185C SEPTEMBER 2012 REVISED JUNE 2015
www.ti.com
5.8 Input/Output Electrical Characteristics Over Recommended Operating Conditions
(1)
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
V
hys
Input hysteresis All inputs 180 mV
V
IL
Low-level input voltage All inputs -0.3 0.8 V
V
IH
High-level input voltage All inputs 2 V
CCIO
+ 0.3 V
I
OL
= I
OLmax
0.2 V
CCIO
I
OL
= 50 µA, standard
0.2
output mode
V
OL
Low-level output voltage V
I
OL
= 50 µA, low-EMI
output mode (see 0.2 V
CCIO
Section 5.13)
I
OH
= I
OHmax
0.8 V
CCIO
I
OH
= 50 µA, standard
V
CCIO
-0.3
output mode
V
OH
High-level output voltage V
I
OH
= 50 µA, low-EMI
output mode (see 0.8 V
CCIO
Section 5.13)
V
I
< V
SSIO
- 0.3 or V
I
I
IK
Input clamp current (I/O pins)
(2)
-3.5 3.5 mA
> V
CCIO
+ 0.3
I
IH
Pulldown 20µA V
I
= V
CCIO
5 40
I
IH
Pulldown 100µA V
I
= V
CCIO
40 195
I
I
Input current (I/O pins) I
IL
Pullup 20µA V
I
= V
SS
-40 -5 µA
I
IL
Pullup 100µA V
I
= V
SS
-195 -40
All other pins No pullup or pulldown -1 1
C
I
Input capacitance 2 pF
C
O
Output capacitance 3 pF
(1) Source currents (out of the device) are negative while sink currents (into the device) are positive.
(2) If the input voltage extends outside of the range V
IL
to V
IH
then the input current must be limited to I
IK
to maintain proper operation. See
the application note SPNA201 for more information on limiting input clamp currents.
5.9 Thermal Resistance Characteristics
Table 5-2 shows the thermal resistance characteristics for the QFP - PGE mechanical package.
Table 5-3 shows the thermal resistance characteristics for the BGA - ZWT mechanical package.
Table 5-2. Thermal Resistance Characteristics (PGE Package)
°C/W
Junction-to-free air thermal resistance, Still
RΘ
JA
40
air using JEDEC 2S2P test board
RΘ
JB
Junction-to-board thermal resistance 27.2
RΘ
JC
Junction-to-case thermal resistance 7.3
Ψ
JT
Junction-to-package top, Still air 0.10
Table 5-3. Thermal Resistance Characteristics (ZWT Package)
°C/W
Junction-to-free air thermal resistance, Still
RΘ
JA
air (includes 5x5 thermal via cluster in 2s2p 18.8
PCB connected to 1st ground plane)
RΘ
JB
Junction-to-board thermal resistance 14.1
RΘ
JC
Junction-to-case thermal resistance 7.1
56 Specifications Copyright © 2012–2015, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links: RM46L852