Datasheet

Table Of Contents
1
MII_TX_CLK
MII_TXD[3:0]
MII_TXEN
VALID
RM46L852
www.ti.com
SPNS185C SEPTEMBER 2012REVISED JUNE 2015
Figure 7-23. MII Transmit Timing
Table 7-38. Switching Characteristics Over Recommended Operating Conditions for EMAC MII Transmit
NO. PARAMETER MIN MAX UNIT
t
d(MIIRXCLKH - MIITXD)
Delay time, MII_TX_CLK rising edge to MII_TXD[3:0] valid 5 25 ns
1
t
d(MIIRXCLKH - MIITXEN)
Delay time, MII_TX_CLK rising edge to MII_TXEN valid 5 25 ns
Copyright © 2012–2015, Texas Instruments Incorporated Peripheral Information and Electrical Specifications 169
Submit Documentation Feedback
Product Folder Links: RM46L852