Datasheet
www.ti.com
24-36. Module Identification Register (HTU ID) [offset = 60h]............................................................. 1110
24-37. Parity Control Register (HTU PCR) [offset = 64h] .................................................................. 1111
24-38. Parity Address Register (HTU PAR) [offset = 68h] ................................................................. 1112
24-39. Memory Protection Control and Status Register (HTU MPCS) [offset = 70h]................................... 1113
24-40. Memory Protection Start Address Register 0 (HTU MP0S) [offset = 74h]....................................... 1116
24-41. Memory Protection End Address Register (HTU MP0E) [offset = 78h] .......................................... 1116
24-42. Initial Full Address A Register (HTU IFADDRA) .................................................................... 1118
24-43. Initial Full Address B Register (HTU IFADDRB) .................................................................... 1118
24-44. Initial NHET Address and Control Register (HTU IHADDRCT) ................................................... 1119
24-45. Initial Transfer Count Register (HTU ITCOUNT).................................................................... 1120
24-46. Current Full Address A Register (HTU CFADDRA) ................................................................ 1121
24-47. Current Full Address B Register (HTU CFADDRB) ................................................................ 1122
24-48. Current Frame Count Register (HTU CFCOUNT) .................................................................. 1123
25-1. GIO Block Diagram ..................................................................................................... 1127
25-2. I/O Function Quick Start Flow Chart.................................................................................. 1128
25-3. Interrupt Generation Function Quick Start Flow Chart ............................................................. 1129
25-4. GIO Block Diagram ..................................................................................................... 1131
25-5. GIO Global Control Register (GIOGCR0) [offset = 00h] ........................................................... 1134
25-6. GIO Interrupt Detect Register (GIOINTDET) [offset = 08h]........................................................ 1135
25-7. GIO Interrupt Polarity Register (GIOPOL) [offset = 0Ch] .......................................................... 1136
25-8. GIO Interrupt Enable Set Register (GIOENASET) [offset = 10h] ................................................. 1137
25-9. GIO Interrupt Enable Clear Register (GIOENACLR) [offset = 14h]............................................... 1138
25-10. GIO Interrupt Priority Register (GIOLVLSET) [offset = 18h]....................................................... 1139
25-11. GIO Interrupt Priority Register (GIOLVLCLR) [offset = 1Ch] ...................................................... 1141
25-12. GIO Interrupt Flag Register (GIOFLG) [offset = 20h]............................................................... 1142
25-13. GIO Offset 1 Register (GIOOFF1) [offset = 24h].................................................................... 1143
25-14. GIO Offset 2 Register (GIOOFF2) [offset = 28h].................................................................... 1144
25-15. GIO Emulation 1 Register (GIOEMU1) [offset = 2Ch].............................................................. 1145
25-16. GIO Emulation 2 Register (GIOEMU2) [offset = 30h] .............................................................. 1146
25-17. GIO Data Direction Registers (GIODIR[A-B]) [offset = 34h, 54h]................................................. 1147
25-18. GIO Data Input Registers (GIODIN[A-B]) [offset = 38h, 58h] ..................................................... 1147
25-19. GIO Data Output Registers (GIODOUT[A-B]) [offset = 3Ch, 5Ch] ............................................... 1148
25-20. GIO Data Set Registers (GIODSET[A-B]) [offset = 40h, 60h]..................................................... 1148
25-21. GIO Data Clear Registers (GIODCLR[A-B]) [offset = 44h, 64h] .................................................. 1149
25-22. GIO Open Drain Registers (GIOPDR[A-B]) [offset = 48h, 68h] ................................................... 1149
25-23. GIO Pull Disable Registers (GIOPULDIS[A-B]) [offset = 4Ch, 6Ch].............................................. 1150
25-24. GIO Pull Select Registers (GIOPSL[A-B]) [offset = 50h, 70h]..................................................... 1150
26-1. FlexRay Module Block Diagram....................................................................................... 1154
26-2. FlexRay Module Blocks ................................................................................................ 1156
26-3. Transfer Unit ............................................................................................................. 1158
26-4. FlexRay Transfer Unit Operation Principle........................................................................... 1159
26-5. FlexRay Transfer Unit Operation Principle for Transfer FSM (simplified) ....................................... 1160
26-6. FlexRay Transfer Unit Operation Principle for Event FSM (simplified)........................................... 1161
26-7. Example: FTU Read Transfer of 6 Words ........................................................................... 1163
26-8. Example: FTU Write Transfer of 6 Words............................................................................ 1163
26-9. Transfer Start Address to Message Buffer Number Assignment ................................................. 1165
26-10. Structure of Communication Cycle.................................................................................... 1168
26-11. Configuration of NIT Start and Offset Correction Start ............................................................. 1169
26-12. Overall State Diagram of Communication Controller ............................................................... 1173
52
List of Figures SPNU563–May 2014
Submit Documentation Feedback
Copyright © 2014, Texas Instruments Incorporated