Datasheet

EVEN Address
TCMBUS
ODD Address
TCMBUS
64Bitdatabus
64Bitdatabus
Upper32bits data&
4ECCbits
Lower 32bits data&
4ECCbits
36Bit
wide
RAM
36Bit
wide
RAM
36Bit
wide
RAM
36Bit
wide
RAM
36Bit
wide
RAM
36Bit
wide
RAM
Upper32bits data&
4ECCbits
Lower 32bits data&
4ECCbits
36Bit
wide
RAM
36Bit
wide
RAM
36Bit
wide
RAM
36Bit
wide
RAM
36Bit
wide
RAM
36Bit
wide
RAM
TCRAM
Interface1
PMT I/FVBUSP I/F
CortexR4™
B0
TCM
B1
TCM
A
TCM
TCRAM
Interface2
PMT I/FVBUSP I/F
TMS570LS0432
TMS570LS0332
SPNS186A OCTOBER 2012REVISED SEPTEMBER 2013
www.ti.com
4.12 Tightly-Coupled RAM Interface Module
Figure 4-11 illustrates the connection of the Tightly Coupled RAM (TCRAM) to the Cortex-R4 CPU.
Figure 4-11. TCRAM Block Diagram
4.12.1 Features
The features of the Tightly Coupled RAM (TCRAM) Module are:
Acts as slave to the Cortex-R4 CPU's BTCM interface
Supports CPU's internal ECC scheme by providing 64-bit data and 8-bit ECC code
Monitors CPU Event Bus and generates single or multi-bit error interrupts
Stores addresses for single and multi-bit errors
Provides CPU address bus integrity checking by supporting parity checking on the address bus
Performs redundant address decoding for the RAM bank chip select and ECC select generation logic
Provides enhanced safety for the RAM addressing by implementing two 36-bit wide byte-interleaved
RAM banks and generating independent RAM access control signals to the two banks
Supports auto-initialization of the RAM banks along with the ECC bits
No support for bit-wise RAM accesses
4.12.2 TCRAMW ECC Support
The TCRAMW passes on the ECC code for each data read by the Cortex-R4 CPU from the RAM. It also
stores the CPU's ECC port contents in the ECC RAM when the CPU does a write to the RAM. The
TCRAMW monitors the CPU's event bus and provides registers for indicating single/multi-bit errors and
also for identifying the address that caused the single or multi-bit error. The event signaling and the ECC
checking for the RAM accesses must be enabled inside the CPU.
For more information see the device Technical Reference Manual.
4.13 Parity Protection for Accesses to peripheral RAMs
Accesses to some peripheral RAMs are protected by odd/even parity checking. During a read access the
parity is calculated based on the data read from the peripheral RAM and compared with the good parity
value stored in the parity RAM for that peripheral. If any word fails the parity check, the module generates
a parity error signal that is mapped to the Error Signaling Module. The module also captures the
peripheral RAM address that caused the parity error.
50 System Information and Electrical Specifications Copyright © 2012–2013, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links: TMS570LS0432 TMS570LS0332