Datasheet
101
TMS320F28379S
,
TMS320F28377S
TMS320F28376S, TMS320F28375S, TMS320F28374S
www.ti.com
SPRS881C –AUGUST 2014–REVISED MAY 2016
Submit Documentation Feedback
Product Folder Links: TMS320F28379S TMS320F28377S TMS320F28376S TMS320F28375S TMS320F28374S
SpecificationsCopyright © 2014–2016, Texas Instruments Incorporated
(1) Typical values are measured with V
REFHI
= 2.5 V and V
REFLO
= 0 V. Minimum and Maximum values are tested or characterized with
V
REFHI
= 2.5 V and V
REFLO
= 0 V.
(2) See Section 5.8.1.1.2.
(3) No missing codes.
(4) AC parameters will be impacted by clock source accuracy and jitter, this should be taken into account when selecting the clock source
for the system. The clock source used for these parameters was a high-accuracy external clock fed through the PLL. The on-chip
Internal Oscillator has higher jitter than an external crystal and these parameters will degrade if it is used as a clock source.
(5) IO activity is minimized on pins adjacent to ADC input and V
REFHI
pins as part of best practices to reduce capacitive coupling and
crosstalk.
(6) One ADC operating while all other ADCs are idle.
(7) All ADCs operating with identical ADCCLK, S+H durations, triggers, and resolution.
(8) Any ADCs operating with heterogeneous ADCCLK, S+H durations, triggers, or resolution.
(9) Maximum DC code deviation due to operation of multiple ADCs simultaneously.
(10) Value based on characterization.
Table 5-46. ADC Characteristics (12-Bit Single-Ended Mode)
over recommended operating conditions (unless otherwise noted)
(1)
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
ADC conversion cycles
(2)
10.1 11 ADCCLKs
Power-up time 500 µs
Gain error –5 ±3 5 LSBs
Offset error –4 ±2 4 LSBs
Channel-to-channel gain error ±4 LSBs
Channel-to-channel offset error ±2 LSBs
ADC-to-ADC gain error Identical V
REFHI
and V
REFLO
for all ADCs ±4 LSBs
ADC-to-ADC offset error Identical V
REFHI
and V
REFLO
for all ADCs ±2 LSBs
DNL
(3)
> –1 ±0.5 1 LSBs
INL –2 ±1.0 2 LSBs
SNR
(4)(5)
V
REFHI
= 2.5 V, f
in
= 100 kHz 68.8 dB
THD
(4)(5)
V
REFHI
= 2.5 V, f
in
= 100 kHz –78.4 dB
SFDR
(4)(5)
V
REFHI
= 2.5 V, f
in
= 100 kHz 79.2 dB
SINAD
(4)(5)
V
REFHI
= 2.5 V, f
in
= 100 kHz 68.4 dB
ENOB
(4)(5)
V
REFHI
= 2.5 V, f
in
= 100 kHz,
single ADC
(6)
, all packages
11.1
bits
V
REFHI
= 2.5 V, f
in
= 100 kHz,
synchronous ADCs
(7)
, all packages
11.1
V
REFHI
= 2.5 V, f
in
= 100 kHz,
asynchronous ADCs
(8)
,
100-pin PZP package
Not
supported
V
REFHI
= 2.5 V, f
in
= 100 kHz,
asynchronous ADCs
(8)
,
176-pin PTP package
9.7
V
REFHI
= 2.5 V, f
in
= 100 kHz,
asynchronous ADCs
(8)
,
337-ball ZWT package
10.9
PSRR
V
DDA
= 3.3-V DC + 200 mV
DC up to Sine at 1 kHz
60 dB
PSRR
V
DDA
= 3.3-V DC + 200 mV
Sine at 800 kHz
57 dB
ADC-to-ADC isolation
(5)(9)(10)
V
REFHI
= 2.5 V, synchronous ADCs
(7)
,
all packages
–1 1
LSBs
V
REFHI
= 2.5 V, asynchronous ADCs
(8)
,
100-pin PZP package
Not
supported
V
REFHI
= 2.5 V, asynchronous ADCs
(8)
,
176-pin PTP package
–9 9
V
REFHI
= 2.5 V, asynchronous ADCs
(8)
,
337-ball ZWT package
–2 2
V
REFHI
input current 130 µA