Datasheet

Register 6: Hibernation Raw Interrupt Status (HIBRIS), offset 0x018 .................................................. 572
Register 7: Hibernation Masked Interrupt Status (HIBMIS), offset 0x01C ............................................ 574
Register 8: Hibernation Interrupt Clear (HIBIC), offset 0x020 ............................................................. 576
Register 9: Hibernation RTC Trim (HIBRTCT), offset 0x024 ............................................................... 578
Register 10: Hibernation RTC Sub Seconds (HIBRTCSS), offset 0x028 ............................................... 579
Register 11: Hibernation IO Configuration (HIBIO), offset 0x02C .......................................................... 580
Register 12: Hibernation Data (HIBDATA), offset 0x030-0x06F ............................................................ 582
Register 13: Hibernation Calendar Control (HIBCALCTL), offset 0x300 ................................................ 583
Register 14: Hibernation Calendar 0 (HIBCAL0), offset 0x310 ............................................................. 584
Register 15: Hibernation Calendar 1 (HIBCAL1), offset 0x314 ............................................................. 586
Register 16: Hibernation Calendar Load 0 (HIBCALLD0), offset 0x320 ................................................. 588
Register 17: Hibernation Calendar Load (HIBCALLD1), offset 0x324 ................................................... 590
Register 18: Hibernation Calendar Match 0 (HIBCALM0), offset 0x330 ................................................ 591
Register 19: Hibernation Calendar Match 1 (HIBCALM1), offset 0x334 ................................................ 593
Register 20: Hibernation Lock (HIBLOCK), offset 0x360 ...................................................................... 594
Register 21: HIB Tamper Control (HIBTPCTL), offset 0x400 ................................................................ 595
Register 22: HIB Tamper Status (HIBTPSTAT), offset 0x404 ................................................................ 597
Register 23: HIB Tamper I/O Control (HIBTPIO), offset 0x410 ............................................................. 599
Register 24: HIB Tamper Log 0 (HIBTPLOG0), offset 0x4E0 ................................................................ 603
Register 25: HIB Tamper Log 2 (HIBTPLOG2), offset 0x4E8 ................................................................ 603
Register 26: HIB Tamper Log 4 (HIBTPLOG4), offset 0x4F0 ................................................................ 603
Register 27: HIB Tamper Log 6 (HIBTPLOG6), offset 0x4F8 ................................................................ 603
Register 28: HIB Tamper Log 1 (HIBTPLOG1), offset 0x4E4 ................................................................ 604
Register 29: HIB Tamper Log 3 (HIBTPLOG3), offset 0x4EC ............................................................... 604
Register 30: HIB Tamper Log 5 (HIBTPLOG5), offset 0x4F4 ................................................................ 604
Register 31: HIB Tamper Log 7 (HIBTPLOG7), offset 0x4FC ............................................................... 604
Register 32: Hibernation Peripheral Properties (HIBPP) , offset 0xFC0 ................................................. 606
Register 33: Hibernation Clock Control (HIBCC), offset 0xFC8 ............................................................ 607
Internal Memory ........................................................................................................................... 608
Register 1: Flash Memory Address (FMA), offset 0x000 .................................................................... 633
Register 2: Flash Memory Data (FMD), offset 0x004 ......................................................................... 634
Register 3: Flash Memory Control (FMC), offset 0x008 ..................................................................... 635
Register 4: Flash Controller Raw Interrupt Status (FCRIS), offset 0x00C ............................................ 638
Register 5: Flash Controller Interrupt Mask (FCIM), offset 0x010 ........................................................ 641
Register 6: Flash Controller Masked Interrupt Status and Clear (FCMISC), offset 0x014 ..................... 643
Register 7: Flash Memory Control 2 (FMC2), offset 0x020 ................................................................. 646
Register 8: Flash Write Buffer Valid (FWBVAL), offset 0x030 ............................................................. 647
Register 9: Flash Program/Erase Key (FLPEKEY), offset 0x03C ........................................................ 648
Register 10: Flash Write Buffer n (FWBn), offset 0x100 - 0x17C .......................................................... 649
Register 11: Flash Peripheral Properties (FLASHPP), offset 0xFC0 ..................................................... 650
Register 12: SRAM Size (SSIZE), offset 0xFC4 .................................................................................. 652
Register 13: Flash Configuration Register (FLASHCONF), offset 0xFC8 .............................................. 653
Register 14: ROM Third-Party Software (ROMSWMAP), offset 0xFCC ................................................. 655
Register 15: Flash DMA Address Size (FLASHDMASZ), offset 0xFD0 ................................................. 657
Register 16: Flash DMA Starting Address (FLASHDMAST), offset 0xFD4 ............................................ 658
Register 17: EEPROM Size Information (EESIZE), offset 0x000 .......................................................... 659
Register 18: EEPROM Current Block (EEBLOCK), offset 0x004 .......................................................... 660
Register 19: EEPROM Current Offset (EEOFFSET), offset 0x008 ........................................................ 661
June 18, 201432
Texas Instruments-Production Data
Table of Contents