Datasheet

Register 42: SHA DMA Raw Interrupt Status (SHA_DMARIS), offset 0x014
The SHA DMA Raw Interrupt Status (SHA_DMA_RIS) register contains the raw interrupt status.
If any of these bits read 1, the processor is interrupted if the corresponding masked interrupt status
bit is set to '1.'
SHA DMA Raw Interrupt Status (SHA_DMARIS)
Base
Offset 0x014
Type RO, reset 0x0000.0000
16171819202122232425262728293031
reserved
ROROROROROROROROROROROROROROROROType
0000000000000000Reset
0123456789101112131415
CINDINCOUTreserved
RWRWRWROROROROROROROROROROROROROType
0000000000000000Reset
DescriptionResetTypeNameBit/Field
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
0x0000.000ROreserved31:3
Context Out DMA Done Raw Interrupt Status
DescriptionValue
No Interrupt.0
The µDMA has completed the output context read from the
internal register and an interrupt has been triggered and is
pending.
1
0RWCOUT2
Data In DMA Done Raw Interrupt Status
DescriptionValue
No Interrupt.0
The µDMA has written the last word of input data to the internal
FIFO of the engine and an interrupt has been triggered and is
pending.
1
0RWDIN1
Context In DMA Done Raw Interrupt Status
DescriptionValue
No interrupt.0
The µDMA has completed a context write to the internal register
and an interrupt has been triggered and is pending.
1
0RWCIN0
June 18, 20141076
Texas Instruments-Production Data
SHA/MD5 Accelerator