Datasheet

SLES116A − AUGUST 2004 − REVISED NOVEMBER 2006
www.ti.com
39
t = 1/(64 × 44.1 kHz)
D1
DSDL
DSDR
D0 D2 D3 D4
DBCK
Figure 41. Normal Data Output Form From DSD Decoder
DSDL
DSDR
t
(BCH)
DBCK
t
(BCL)
t
(BCY)
50% of V
DD
50% of V
DD
t
(DS)
t
(DH)
PARAMETER MIN MAX UNITS
t
(BCY)
DBCK pulse cycle time 85
(1)
ns
t
(BCH)
DBCK high-level time 30 ns
t
(BCL)
DBCK low-level time 30 ns
t
(DS)
DSDL, DSDR setup time 10 ns
t
(DH)
DSDL, DSDR hold time 10 ns
(1)
2.8224 MHz × 4. (2.8224 MHz = 64 × 44.1 kHz. This value is specified as a sampling rate of DSD.)
Figure 42. Timing for DSD Audio Interface