Datasheet

Figure 11-1. EPI Block Diagram
Baud
Rate
Control
(Clock)
AHB
Bus
Interface
With
DMA
Wide
Parallel
Interface
Host Bus
SDRAM
General
Parallel
GPIO
AHB
EPI 31:0
NBRFIFO
8 x 32 bits
WFIFO
4 x 32 bits
11.2 Signal Description
The following table lists the external signals of the EPI controller and describes the function of each.
The EPI controller signals are alternate functions for GPIO signals and default to be GPIO signals
at reset. The column in the table below titled "Pin Mux/Pin Assignment" lists the GPIO pin placement
for the EPI signals. The AFSEL bit in the GPIO Alternate Function Select (GPIOAFSEL) register
(page 801) should be set to choose the EPI controller function. The number in parentheses is the
encoding that must be programmed into the PMCn field in the GPIO Port Control (GPIOPCTL)
register (page 818) to assign the EPI signals to the specified GPIO port pins. For more information
on configuring GPIOs, see “General-Purpose Input/Outputs (GPIOs)” on page 771.
Table 11-1. External Peripheral Interface Signals (212BGA)
DescriptionBuffer TypePin TypePin Mux / Pin
Assignment
Pin NumberPin Name
EPI module 0 signal 0.TTLI/OPH0 (15)
PK0 (15)
P4
J1
EPI0S0
EPI module 0 signal 1.TTLI/OPH1 (15)
PK1 (15)
R2
J2
EPI0S1
EPI module 0 signal 2.TTLI/OPH2 (15)
PK2 (15)
R1
K1
EPI0S2
EPI module 0 signal 3.TTLI/OPH3 (15)
PK3 (15)
T1
K2
EPI0S3
EPI module 0 signal 4.TTLI/OPC7 (15)K3EPI0S4
EPI module 0 signal 5.TTLI/OPC6 (15)L2EPI0S5
EPI module 0 signal 6.TTLI/OPC5 (15)M1EPI0S6
EPI module 0 signal 7.TTLI/OPC4 (15)M2EPI0S7
December 13, 2013848
Texas Instruments-Advance Information
External Peripheral Interface (EPI)