Datasheet
www.ti.com
SERIAL WRITE OPERATION
SCLK 1
24
SYNC
D
IN
DB23
DB0
DB23
t
8
t
6
t
3
t
2
t
1
t
7
t
9
t
5
t
4
TIMING CHARACTERISTICS
(1) (2)
DAC8552
SLAS430A – JULY 2006 – REVISED OCTOBER 2006
V
DD
= 2.7V to 5.5V, all specifications –40 ° C to +105 ° C (unless otherwise noted).
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
V
DD
= 2.7V to 3.6V 50
t
1
(3)
SCLK cycle time ns
V
DD
= 3.6V to 5.5V 33
V
DD
= 2.7V to 3.6V 13
t
2
SCLK HIGH time ns
V
DD
= 3.6V to 5.5V 13
V
DD
= 2.7V to 3.6V 22.5
t
3
SCLK LOW time ns
V
DD
= 3.6V to 5.5V 13
V
DD
= 2.7V to 3.6V 0
t
4
SYNC to SCLK rising edge setup time ns
V
DD
= 3.6V to 5.5V 0
V
DD
= 2.7V to 3.6V 5
t
5
Data setup time ns
V
DD
= 3.6V to 5.5V 5
V
DD
= 2.7V to 3.6V 4.5
t
6
Data hold time ns
V
DD
= 3.6V to 5.5V 4.5
V
DD
= 2.7V to 3.6V 0
t
7
24th SCLK falling edge to SYNC rising edge ns
V
DD
= 3.6V to 5.5V 0
V
DD
= 2.7V to 3.6V 50
t
8
Minimum SYNC HIGH time ns
V
DD
= 3.6V to 5.5V 33
t
9
24th SCLK falling edge to SYNC falling edge V
DD
= 2.7V to 5.5V 100 ns
(1) All input signals are specified with t
R
= t
F
= 5ns (10% to 90% of V
DD
) and timed from a voltage level of (V
IL
+ V
IH
)/2.
(2) See Serial Write Operation Timing Diagram .
(3) Maximum SCLK frequency is 30MHz at V
DD
= 3.6V to 5.5V and 20MHz at V
DD
= 2.7V to 3.6V.
5
Submit Documentation Feedback