Datasheet
Snap
Back
GND
D1
PIN
V+
2.1k
41.5k
41.5k
Snap
Back
GND
D1
PIN
DAC101C081, DAC101C081Q, DAC101C085
www.ti.com
SNVS801A –APRIL 2012–REVISED MARCH 2013
PIN DESCRIPTIONS
Symbol Type Equivalent Circuit Description
V
OUT
Analog Output Analog Output Voltage.
Power supply input. For the SOT and WSON versions, this
V
A
Supply
supply is used as the reference. Must be decoupled to GND.
GND Ground Ground for all on-chip circuitry.
Serial Data bi-directional connection. Data is clocked into or
Digital out of the internal 16-bit register relative to the clock edges
SDA
Input/Output of SCL. This is an open drain data line that must be pulled
to the supply (V
A
) by an external pull-up resistor.
Serial Clock Input. SCL is used together with SDA to control
SCL Digital Input
the transfer of data in and out of the device.
Tri-state Address Selection Input. Sets the two Least
Digital Input,
ADR0 Significant Bits (A1 & A0) of the 7-bit slave address. (see
three levels
Table 2)
Digital Input, Tri-State Address Selection Input. Sets Bits A6 & A3 of the
ADR1
three levels 7-bit slave address. (see Table 2)
Unbufferred reference voltage. For the VSSOP-8, this
V
REF
Supply supply is used as the reference. V
REF
must be free of noise
and decoupled to GND.
Exposed die attach pad can be connected to ground or left
PAD floating. Soldering the pad to the PCB offers optimal thermal
Ground
(WSON only) performance and enhances package self-alignment during
reflow.
Package Pinouts
PACKAGE V
OUT
V
A
GND SDA SCL ADR0 ADR1 V
REF
PAD (WSON only)
SOT 1 2 3 4 5 6 N/A N/A N/A
WSON 6 5 4 3 2 1 N/A N/A 7
VSSOP-8 8 6 5 4 3 1 2 7 N/A
Copyright © 2012–2013, Texas Instruments Incorporated Submit Documentation Feedback 3
Product Folder Links: DAC101C081 DAC101C081Q DAC101C085