User manual

www.ti.com
Cortex-M3 Processor Registers
2.7.1.20 STIM19 Register (Offset = 4Ch) [reset = 0h]
STIM19 is shown in Figure 2-23 and described in Table 2-46.
Stimulus Port 19
Figure 2-23. STIM19 Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
STIM19
R/W-0h
Table 2-46. STIM19 Register Field Descriptions
Bit Field Type Reset Description
31-0 STIM19 R/W 0h
A write to this location causes data to be written into the FIFO if
TER.STIMENA19 is set. Reading from the stimulus port returns the
FIFO status in bit [0]: 0 = full, 1 = not full. The polled FIFO interface
does not provide an atomic read-modify-write, so it's users
responsibility to ensure exclusive read-modify-write if this ITM port is
used concurrently by interrupts or other threads.
71
SWCU117AFebruary 2015Revised March 2015
Submit Documentation Feedback
Copyright © 2015, Texas Instruments Incorporated