User manual
www.ti.com
Interrupts and Events Registers
4.6.2.35 RFCSEL0 Register (Offset = 100h) [reset = X]
RFCSEL0 is shown in Figure 4-44 and described in Table 4-50.
Output Selection for RFC Event 0
Figure 4-44. RFCSEL0 Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
RESERVED EV
R-X R-3Dh
Table 4-50. RFCSEL0 Register Field Descriptions
Bit Field Type Reset Description
31-7 RESERVED R X
Software should not rely on the value of a reserved. Writing any
other value than the reset value may result in undefined behavior.
6-0 EV R 3Dh
Read only selection value
3Dh = GPT0A compare event. Configured by GPT0:TAMR.TCACT
307
SWCU117A–February 2015–Revised March 2015 Interrupts and Events
Submit Documentation Feedback
Copyright © 2015, Texas Instruments Incorporated