User manual
Table Of Contents
- Read This First
- Contents
- Figures
- Tables
- Examples
- Cautions
- Introduction
- Architectural Overview
- Central Processing Unit
- Memory and I/O Spaces
- Program Control
- Addressing Modes
- Assembly Language Instructions
- Instruction Set Summary
- How To Use the Instruction Descriptions
- Instruction Descriptions
- ABS
- ABS
- ADD
- ADD
- ADD
- ADD
- ADDC
- ADDC
- ADDS
- ADDS
- ADDT
- ADDT
- ADRK
- AND
- AND
- AND
- APAC
- APAC
- B
- BACC
- BANZ
- BANZ
- BCND
- BCND
- BIT
- BIT
- BITT
- BITT
- BLDD
- BLDD
- BLDD
- BLDD
- BLDD
- BLPD
- BLPD
- BLPD
- BLPD
- CALA
- CALL
- CC
- CC
- CLRC
- CLRC
- CMPL
- CMPR
- DMOV
- DMOV
- IDLE
- IN
- IN
- INTR
- LACC
- LACC
- LACC
- LACL
- LACL
- LACL
- LACT
- LACT
- LAR
- LAR
- LAR
- LDP
- LDP
- LPH
- LPH
- LST
- LST
- LST
- LST
- LT
- LT
- LTA
- LTA
- LTD
- LTD
- LTD
- LTP
- LTP
- LTS
- LTS
- MAC
- MAC
- MAC
- MAC
- MACD
- MACD
- MACD
- MACD
- MACD
- MAR
- MAR
- MPY
- MPY
- MPY
- MPYA
- MPYA
- MPYS
- MPYS
- MPYU
- MPYU
- NEG
- NEG
- NMI
- NOP
- NORM
- NORM
- NORM
- OR
- OR
- OR
- OUT
- OUT
- PAC
- POP
- POP
- POPD
- POPD
- PSHD
- PSHD
- PUSH
- RET
- RETC
- ROL
- ROR
- RPT
- RPT
- SACH
- SACH
- SACL
- SACL
- SAR
- SAR
- SBRK
- SETC
- SETC
- SFL
- SFR
- SFR
- SPAC
- SPH
- SPH
- SPL
- SPL
- SPLK
- SPLK
- SPM
- SQRA
- SQRA
- SQRS
- SQRS
- SST
- SST
- SUB
- SUB
- SUB
- SUB
- SUBB
- SUBB
- SUBC
- SUBC
- SUBS
- SUBS
- SUBT
- SUBT
- TBLR
- TBLR
- TBLR
- TBLW
- TBLW
- TBLW
- TRAP
- XOR
- XOR
- XOR
- ZALR
- ZALR
- On-Chip Peripherals
- Synchronous Serial Port
- Asynchronous Serial Port
- TMS320C209
- Register Summary
- TMS320C1x/C2x/C2xx/C5x Instruction Set Comparison
- Program Examples
- Submitting ROM Codes to TI
- Design Considerations for Using XDS510 Emulator
- E.1 Designing Your Target System’s Emulator Connector (14-Pin Header)
- E.2 Bus Protocol
- E.3 Emulator Cable Pod
- E.4 Emulator Cable Pod Signal Timing
- E.5 Emulation Timing Calculations
- E.6 Connections Between the Emulator and the Target System
- E.7 Physical Dimensions for the 14-Pin Emulator Connector
- E.8 Emulation Design Considerations
- Glossary
- Index

Index
Index-24
TSS bit
’C203/C204 8-12
’C209 11-16
TX pin 10-4
TXM bit 9-11
TXRXINT bit
in interrupt flag register (IFR) 5-21
in interrupt mask register (IMR) 5-23
TXRXINT interrupt
flag bit 5-21
mask bit in IMR 5-23
priority 5-16
vector location 5-16
U
unconditional instructions
unconditional branch 5-8
unconditional call 5-8
unconditional return 5-9
underflow in synchronous serial port
burst mode 9-29
continuous mode 9-29
URST bit 10-7
W
wait states
definition F-25
for data space
’C203/C204 8-15
’C209 11-17
for I/O space
’C203/C204 8-15
’C209 11-17
for program space
’C203/C204 8-15
’C209 11-17
generating with READY signal 8-14
wait states
(continued)
generating with wait-state generator
’C203/C204 8-14 to 8-17
’C209 11-16 to 11-18
wait-state generator 8-14 to 8-16
’C209 11-16 to 11-18
introduction 2-11
wait-state generator control register (WSGR) 8-15
’C209 11-17
quick reference A-10
WE
(write enable pin)
definition 4-4
shown in figure 4-6, 4-10, 4-13, 4-26
write enable pin (WE
)
definition 4-4
shown in figure 4-6, 4-10, 4-13, 4-26
WSGR (wait-state generator control register)
’C203/C204 8-15
’C209 11-17
quick reference A-10
X
XDS510 emulator.
See
emulation; emulator
XF bit (XF pin status bit) 3-17
XF pin 8-18
XINT bit
in interrupt flag register (IFR) 5-21
in interrupt mask register (IMR) 5-23
XINT interrupt
flag bit 5-21
mask bit 5-23
priority 5-16
vector location 5-16
XOR instruction 7-193
XRST bit 9-10
XSR (synchronous serial port transmit shift regis-
ter) 9-5
Z
ZALR instruction 7-196