User manual
Table Of Contents
- Read This First
- Contents
- Figures
- Tables
- Examples
- Cautions
- Introduction
- Architectural Overview
- Central Processing Unit
- Memory and I/O Spaces
- Program Control
- Addressing Modes
- Assembly Language Instructions
- Instruction Set Summary
- How To Use the Instruction Descriptions
- Instruction Descriptions
- ABS
- ABS
- ADD
- ADD
- ADD
- ADD
- ADDC
- ADDC
- ADDS
- ADDS
- ADDT
- ADDT
- ADRK
- AND
- AND
- AND
- APAC
- APAC
- B
- BACC
- BANZ
- BANZ
- BCND
- BCND
- BIT
- BIT
- BITT
- BITT
- BLDD
- BLDD
- BLDD
- BLDD
- BLDD
- BLPD
- BLPD
- BLPD
- BLPD
- CALA
- CALL
- CC
- CC
- CLRC
- CLRC
- CMPL
- CMPR
- DMOV
- DMOV
- IDLE
- IN
- IN
- INTR
- LACC
- LACC
- LACC
- LACL
- LACL
- LACL
- LACT
- LACT
- LAR
- LAR
- LAR
- LDP
- LDP
- LPH
- LPH
- LST
- LST
- LST
- LST
- LT
- LT
- LTA
- LTA
- LTD
- LTD
- LTD
- LTP
- LTP
- LTS
- LTS
- MAC
- MAC
- MAC
- MAC
- MACD
- MACD
- MACD
- MACD
- MACD
- MAR
- MAR
- MPY
- MPY
- MPY
- MPYA
- MPYA
- MPYS
- MPYS
- MPYU
- MPYU
- NEG
- NEG
- NMI
- NOP
- NORM
- NORM
- NORM
- OR
- OR
- OR
- OUT
- OUT
- PAC
- POP
- POP
- POPD
- POPD
- PSHD
- PSHD
- PUSH
- RET
- RETC
- ROL
- ROR
- RPT
- RPT
- SACH
- SACH
- SACL
- SACL
- SAR
- SAR
- SBRK
- SETC
- SETC
- SFL
- SFR
- SFR
- SPAC
- SPH
- SPH
- SPL
- SPL
- SPLK
- SPLK
- SPM
- SQRA
- SQRA
- SQRS
- SQRS
- SST
- SST
- SUB
- SUB
- SUB
- SUB
- SUBB
- SUBB
- SUBC
- SUBC
- SUBS
- SUBS
- SUBT
- SUBT
- TBLR
- TBLR
- TBLR
- TBLW
- TBLW
- TBLW
- TRAP
- XOR
- XOR
- XOR
- ZALR
- ZALR
- On-Chip Peripherals
- Synchronous Serial Port
- Asynchronous Serial Port
- TMS320C209
- Register Summary
- TMS320C1x/C2x/C2xx/C5x Instruction Set Comparison
- Program Examples
- Submitting ROM Codes to TI
- Design Considerations for Using XDS510 Emulator
- E.1 Designing Your Target System’s Emulator Connector (14-Pin Header)
- E.2 Bus Protocol
- E.3 Emulator Cable Pod
- E.4 Emulator Cable Pod Signal Timing
- E.5 Emulation Timing Calculations
- E.6 Connections Between the Emulator and the Target System
- E.7 Physical Dimensions for the 14-Pin Emulator Connector
- E.8 Emulation Design Considerations
- Glossary
- Index

Instruction Set Summary
7-8
Table 7–3. TREG, PREG, and Multiply Instructions (Continued)
Mnemonic OpcodeCyclesWordsDescription
MAC Multiply and accumulate, direct or indirect 2 3 1010 0010 IAAA AAAA
+ 1 word
MACD Multiply and accumulate with data move, direct or
indirect
2 3 1010 0011 IAAA AAAA
+ 1 word
MPY Multiply TREG by data value, direct or indirect 1 1 0101 0100 IAAA AAAA
Multiply TREG by 13-bit constant, short immediate 1 1 110I IIII IIII IIII
MPYA Multiply and accumulate previous product, direct or
indirect
1 1 0101 0000 IAAA AAAA
MPYS Multiply and subtract previous product, direct or in-
direct
1 1 0101 0001 IAAA AAAA
MPYU Multiply unsigned, direct or indirect 1 1 0101 0101 IAAA AAAA
PAC Load ACC with PREG 1 1 1011 1110 0000 0011
SPAC Subtract PREG from ACC 1 1 1011 1110 0000 0101
SPH Store high PREG, direct or indirect 1 1 1000 1101 IAAA AAAA
SPL Store low PREG, direct or indirect 1 1 1000 1100 IAAA AAAA
SPM Set product shift mode 1 1 1011 1111 0000 00PM
SQRA Square and accumulate previous product, direct or
indirect
1 1 0101 0010 IAAA AAAA
SQRS
Square and subtract previous product, direct or
indirect
1 1 0101 0011 IAAA AAAA
Table 7–4. Branch Instructions
Mnemonic Description Words Cycles Opcode
B Branch unconditionally, indirect 2 4 0111 1001 1AAA AAAA
+ 1 word
BACC Branch to address specified by
ACC
1 4 1011 1110 0010 0000
BANZ Branch on current AR not-zero,
indirect
2 4 (condition true)
2 (condition false)
0111 1011 1AAA AAAA
+ 1 word
BCND Branch conditionally 2 4 (conditions true)
2 (any condition false)
1110 00TP ZLVC ZLVC
+ 1 word
CALA
Call subroutine at location
specified by ACC
1 4 1011 1110 0011 0000