User manual
Table Of Contents
- Read This First
- Contents
- Figures
- Tables
- Examples
- Cautions
- Introduction
- Architectural Overview
- Central Processing Unit
- Memory and I/O Spaces
- Program Control
- Addressing Modes
- Assembly Language Instructions
- Instruction Set Summary
- How To Use the Instruction Descriptions
- Instruction Descriptions
- ABS
- ABS
- ADD
- ADD
- ADD
- ADD
- ADDC
- ADDC
- ADDS
- ADDS
- ADDT
- ADDT
- ADRK
- AND
- AND
- AND
- APAC
- APAC
- B
- BACC
- BANZ
- BANZ
- BCND
- BCND
- BIT
- BIT
- BITT
- BITT
- BLDD
- BLDD
- BLDD
- BLDD
- BLDD
- BLPD
- BLPD
- BLPD
- BLPD
- CALA
- CALL
- CC
- CC
- CLRC
- CLRC
- CMPL
- CMPR
- DMOV
- DMOV
- IDLE
- IN
- IN
- INTR
- LACC
- LACC
- LACC
- LACL
- LACL
- LACL
- LACT
- LACT
- LAR
- LAR
- LAR
- LDP
- LDP
- LPH
- LPH
- LST
- LST
- LST
- LST
- LT
- LT
- LTA
- LTA
- LTD
- LTD
- LTD
- LTP
- LTP
- LTS
- LTS
- MAC
- MAC
- MAC
- MAC
- MACD
- MACD
- MACD
- MACD
- MACD
- MAR
- MAR
- MPY
- MPY
- MPY
- MPYA
- MPYA
- MPYS
- MPYS
- MPYU
- MPYU
- NEG
- NEG
- NMI
- NOP
- NORM
- NORM
- NORM
- OR
- OR
- OR
- OUT
- OUT
- PAC
- POP
- POP
- POPD
- POPD
- PSHD
- PSHD
- PUSH
- RET
- RETC
- ROL
- ROR
- RPT
- RPT
- SACH
- SACH
- SACL
- SACL
- SAR
- SAR
- SBRK
- SETC
- SETC
- SFL
- SFR
- SFR
- SPAC
- SPH
- SPH
- SPL
- SPL
- SPLK
- SPLK
- SPM
- SQRA
- SQRA
- SQRS
- SQRS
- SST
- SST
- SUB
- SUB
- SUB
- SUB
- SUBB
- SUBB
- SUBC
- SUBC
- SUBS
- SUBS
- SUBT
- SUBT
- TBLR
- TBLR
- TBLR
- TBLW
- TBLW
- TBLW
- TRAP
- XOR
- XOR
- XOR
- ZALR
- ZALR
- On-Chip Peripherals
- Synchronous Serial Port
- Asynchronous Serial Port
- TMS320C209
- Register Summary
- TMS320C1x/C2x/C2xx/C5x Instruction Set Comparison
- Program Examples
- Submitting ROM Codes to TI
- Design Considerations for Using XDS510 Emulator
- E.1 Designing Your Target System’s Emulator Connector (14-Pin Header)
- E.2 Bus Protocol
- E.3 Emulator Cable Pod
- E.4 Emulator Cable Pod Signal Timing
- E.5 Emulation Timing Calculations
- E.6 Connections Between the Emulator and the Target System
- E.7 Physical Dimensions for the 14-Pin Emulator Connector
- E.8 Emulation Design Considerations
- Glossary
- Index

Instruction Set Summary
7-6
Table 7–1. Accumulator, Arithmetic, and Logic Instructions (Continued)
Mnemonic OpcodeCyclesWordsDescription
SUB Subtract from ACC with shift of 0 to 15,
direct or indirect
1 1 0011 SHFT IAAA AAAA
Subtract from ACC with shift of 0 to 15,
long immediate
2 2 1011 1111 1010 SHFT
+ 1 word
Subtract from ACC with shift of 16,
direct or indirect
1 1 0110 0101 IAAA AAAA
Subtract from ACC, short immediate 1 1 1011 1010 IIII IIII
SUBB Subtract from ACC with borrow, direct or indirect 1 1 0110 0100 IAAA AAAA
SUBC Conditional subtract, direct or indirect 1 1 0000 1010 IAAA AAAA
SUBS Subtract from ACC with sign-extension
suppressed, direct or indirect
1 1 0110 0110 IAAA AAAA
SUBT Subtract from ACC with shift (0 to 15) specified by
TREG, direct or indirect
1 1 0110 0111 IAAA AAAA
XOR
Exclusive OR ACC with data value, direct or indirect 1 1
0110 1100 IAAA AAAA
Exclusive OR with ACC with shift of 0 to 15,
long immediate
2 2 1011 1111 1101 SHFT
+ 1 word
Exclusive OR with ACC with shift of 16, long
immediate
2 2 1011 1110 1000 0011
+ 1 word
ZALR
Zero low ACC and load high ACC with rounding,
direct or indirect
1 1 0110 1000 IAAA AAAA