User manual
Table Of Contents
- Read This First
- Contents
- Figures
- Tables
- Examples
- Cautions
- Introduction
- Architectural Overview
- Central Processing Unit
- Memory and I/O Spaces
- Program Control
- Addressing Modes
- Assembly Language Instructions
- Instruction Set Summary
- How To Use the Instruction Descriptions
- Instruction Descriptions
- ABS
- ABS
- ADD
- ADD
- ADD
- ADD
- ADDC
- ADDC
- ADDS
- ADDS
- ADDT
- ADDT
- ADRK
- AND
- AND
- AND
- APAC
- APAC
- B
- BACC
- BANZ
- BANZ
- BCND
- BCND
- BIT
- BIT
- BITT
- BITT
- BLDD
- BLDD
- BLDD
- BLDD
- BLDD
- BLPD
- BLPD
- BLPD
- BLPD
- CALA
- CALL
- CC
- CC
- CLRC
- CLRC
- CMPL
- CMPR
- DMOV
- DMOV
- IDLE
- IN
- IN
- INTR
- LACC
- LACC
- LACC
- LACL
- LACL
- LACL
- LACT
- LACT
- LAR
- LAR
- LAR
- LDP
- LDP
- LPH
- LPH
- LST
- LST
- LST
- LST
- LT
- LT
- LTA
- LTA
- LTD
- LTD
- LTD
- LTP
- LTP
- LTS
- LTS
- MAC
- MAC
- MAC
- MAC
- MACD
- MACD
- MACD
- MACD
- MACD
- MAR
- MAR
- MPY
- MPY
- MPY
- MPYA
- MPYA
- MPYS
- MPYS
- MPYU
- MPYU
- NEG
- NEG
- NMI
- NOP
- NORM
- NORM
- NORM
- OR
- OR
- OR
- OUT
- OUT
- PAC
- POP
- POP
- POPD
- POPD
- PSHD
- PSHD
- PUSH
- RET
- RETC
- ROL
- ROR
- RPT
- RPT
- SACH
- SACH
- SACL
- SACL
- SAR
- SAR
- SBRK
- SETC
- SETC
- SFL
- SFR
- SFR
- SPAC
- SPH
- SPH
- SPL
- SPL
- SPLK
- SPLK
- SPM
- SQRA
- SQRA
- SQRS
- SQRS
- SST
- SST
- SUB
- SUB
- SUB
- SUB
- SUBB
- SUBB
- SUBC
- SUBC
- SUBS
- SUBS
- SUBT
- SUBT
- TBLR
- TBLR
- TBLR
- TBLW
- TBLW
- TBLW
- TRAP
- XOR
- XOR
- XOR
- ZALR
- ZALR
- On-Chip Peripherals
- Synchronous Serial Port
- Asynchronous Serial Port
- TMS320C209
- Register Summary
- TMS320C1x/C2x/C2xx/C5x Instruction Set Comparison
- Program Examples
- Submitting ROM Codes to TI
- Design Considerations for Using XDS510 Emulator
- E.1 Designing Your Target System’s Emulator Connector (14-Pin Header)
- E.2 Bus Protocol
- E.3 Emulator Cable Pod
- E.4 Emulator Cable Pod Signal Timing
- E.5 Emulation Timing Calculations
- E.6 Connections Between the Emulator and the Target System
- E.7 Physical Dimensions for the 14-Pin Emulator Connector
- E.8 Emulation Design Considerations
- Glossary
- Index

Indirect Addressing Mode
6-14
Table 6–3. Field Bits and Notation for Indirect Addressing
Instruction Opcode Bits
15 – 8 7 6 5 4 3 2 1 0 Operand(s) Operation
← 8 MSBs → 10000←NAR→ * No manipulation of current AR
← 8 MSBs → 10001←NAR→ *,AR
n
NAR → ARP
← 8 MSBs → 10010←NAR→ *– current AR – 1 → current AR
← 8 MSBs → 10011←NAR→ *–,AR
n
current AR – 1 → current AR
NAR → ARP
← 8 MSBs → 10100←NAR→ *+ current AR + 1 → current AR
← 8 MSBs → 10101←NAR→ *+,AR
n
current AR + 1 → current AR
NAR → ARP
← 8 MSBs → 11000←NAR→ *BR0– current AR –
rc
AR0 → current AR †
← 8 MSBs → 11001←NAR→ *BR0–,AR
n
current AR –
rc
AR0 → current AR
NAR → ARP
†
← 8 MSBs → 11010←NAR→ *0– current AR – AR0 → current AR
← 8 MSBs → 11011←NAR→ *0–,AR
n
current AR – AR0 → current AR
NAR → ARP
← 8 MSBs → 11100←NAR→ *0+ current AR + AR0 → current AR
← 8 MSBs → 11101←NAR→ *0+,AR
n
current AR + AR0 → current AR
NAR → ARP
← 8 MSBs → 11110←NAR→ *BR0+ current AR +
rc
AR0 → current AR †
← 8 MSBs → 11111←NAR→ *BR0+,AR
n
current AR +
rc
AR0 → current AR
NAR → ARP
†
†
Bit-reversed addressing mode
Legend:
rc
Reverse carry propagation
NAR Next AR
n
0, 1, 2, ..., or 7
8 MSBs Eight bits determined by instruction type and (sometimes) shift information
→ Is loaded into