Datasheet

PRODUCTPREVIEW
R_SU
(0 to 31)
R_STROBE
(1 to 63)
R_HOLD
(1 to 15)
CS_DELAY
(0 to 3)
14
16
17
15
Read Data
LCD_AC_BIAS_EN
(E0)
LCD_MEMORY_CLK
LCD_D [15:0]ATA
LCD_VSYNC
(RS)
LCD_HSYNC
(R/ )W
LCD_MEMORY_CLK
(E1)
6
7
6
6
7
6
18
AM3359, AM3358, AM3357
AM3356, AM3354, AM3352
SPRS717E OCTOBER 2011REVISED JANUARY 2013
www.ti.com
A. Hitachi mode performs asynchronous operations that do not require an external LCD_MEMORY_CLK. The first
LCD_MEMORY_CLK waveform is only shown as a reference of the internal clock that sequences the other signals.
The second LCD_MEMORY_CLK waveform is shown as E1 since the LCD_MEMORY_CLK signal is used to
implement the E1 function in Hitachi mode.
Figure 5-72. Data Read in Hitachi Mode
190 Peripheral Information and Timings Copyright © 2011–2013, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links: AM3359 AM3358 AM3357 AM3356 AM3354 AM3352