Datasheet

ADS930
8
SBAS059A
FIGURE 1. Input Track/Hold Configuration with Timing
Signals.
FIGURE 2. Pipeline ADC Architecture.
THEORY OF OPERATION
The ADS930 is a high speed sampling ADC that utilizes a
pipeline architecture. The fully differential topology and
digital error correction guarantee 8-bit resolution. The track/
hold circuit is shown in Figure 1. The switches are con-
trolled by an internal clock which has a non-overlapping two
phase signal, φ1 and φ2. At the sampling time the input
signal is sampled on the bottom plates of the input capaci-
tors. In the next clock phase, φ2, the bottom plates of the
input capacitors are connected together and the feedback
capacitors are switched to the op amp output. At this time the
charge redistributes between C
I
and C
H
, completing one
track/hold cycle. The differential output is a held DC repre-
sentation of the analog input at the sample time. In the
normal mode of operation, the complementary input is tied
to the common-mode voltage. In this case, the track/hold
circuit converts a single-ended input signal into a fully
differential signal for the quantizer. Consequently, the input
signal gets amplified by a gain or two, which improves the
signal-to-noise performance. Other parameters such as small-
signal and full-power bandwidth, and wideband noise are
also defined in this stage.
φ
1
φ
1
φ
2
φ
1
φ
1
φ
1
φ
1
φ
1
φ
2
φ
1
φ
2
φ
1
φ
2
IN
IN
(Opt.)
OUT
OUT
Op Amp
Bias
V
CM
Op Amp
Bias
V
CM
C
H
C
I
C
I
C
H
Input Clock (50%)
Internal Non-overlapping Clock
Σ
+
B1 (MSB)
B2
B3
B4
B5
B6
B7
B8 (LSB)
2-Bit
DAC
2-Bit
Flash
Input
T/H
Digital Delay
x2
x2
2-Bit
DAC
2-Bit
Flash
Digital Delay
2-Bit
Flash
Digital Delay
2-Bit
DAC
2-Bit
Flash
Digital Delay
x2
Digital Error Correction
IN
IN
STAGE 1
STAGE 2
STAGE 6
STAGE 7
Σ
+
Σ
+
(Opt.)