Datasheet
ADS8320
12
SBAS108D
www.ti.com
Figure 5 shows the current consumption of the ADS8320
versus sample rate. For this graph, the converter is clocked
at 2.4MHz regardless of the sample rate—CS is HIGH for
the remaining sample period. Figure 6 also shows current
consumption versus sample rate. However, in this case, the
DCLOCK period is 1/24th of the sample period—CS is
HIGH for one DCLOCK cycle out of every 16.
There is an important distinction between the power-down
mode that is entered after a conversion is complete and the
full power-down mode which is enabled when CS is HIGH.
CS LOW will shut down only the analog section. The digital
section is completely shut down only when CS is HIGH.
Thus, if CS is left LOW at the end of a conversion and the
converter is continually clocked, the power consumption
will not be as low as when CS is HIGH. Figure 7 shows
more information.
Power dissipation can also be reduced by lowering the
power-supply voltage and the reference voltage. The
ADS8320 operates over a V
CC
range of 2.0V to 5.25V.
However, at voltages below 2.7V, the converter will not run
at a 100kHz sample rate. See the typical performance curves
for more information regarding power supply voltage and
maximum sample rate.
SHORT CYCLING
Another way of saving power is to utilize the CS signal to
short cycle the conversion. Because the ADS8320 places the
latest data bit on the D
OUT
line as it is generated, the
converter can easily be short cycled. This term means that
the conversion can be terminated at any time. For example,
if only 14 bits of the conversion result are needed, then the
conversion can be terminated (by pulling CS HIGH) after
the 14th bit has been clocked out.
This technique can be used to lower the power dissipation
(or to increase the conversion rate) in those applications
where an analog signal is being monitored until some con-
dition becomes true. For example, if the signal is outside a
predetermined range, the full 16-bit conversion result may
not be needed. If so, the conversion can be terminated after
the first n bits, where n might be as low as 3 or 4. This results
in lower power dissipation in both the converter and the rest
of the system, as they spend more time in the power-down
mode.
LAYOUT
For optimum performance, care should be taken with the
physical layout of the ADS8320 circuitry. This is particu-
larly true if the reference voltage is low and/or the conver-
sion rate is high. At a 100kHz conversion rate, the ADS8320
makes a bit decision every 416ns. That is, for each subse-
quent bit decision, the digital output must be updated with
the results of the last bit decision, the capacitor array
appropriately switched and charged, and the input to the
comparator settled to a 16-bit level all within one clock
cycle.
FIGURE 5. Maintaining f
CLK
at the Highest Possible Rate
Allows Supply Current to Drop Linearly with
Sample Rate.
FIGURE 6. Scaling f
CLK
Reduces Supply Current Only
Slightly with Sample Rate.
FIGURE 7. Shutdown Current with CS HIGH is 50nA
Typically, Regardless of the Clock. Shutdown
Current with CS LOW Varies with Sample
Rate.
1000
800
600
400
200
0.0
0.00
Supply Current (µA)
0.1 1 10 100
Sample Rate (kHz)
T
A
= 25°C
V
CC
= 5.0V
V
REF
= 5.0V
f
CLK
= 24 • f
SAMPLE
CS LOW (GND)
CS HIGH (V
CC
)
0.250
1000
100
10
1
Supply Current (µA)
0.1 1 10 100
Sample Rate (kHz)
T
A
= 25°C
V
CC
= 5.0V
V
REF
= 5.0V
f
CLK
= 24 • f
SAMPLE
1000
100
10
1
Supply Current (µA)
0.1 1 10 100
Sample Rate (kHz)
V
CC
= 5.0V
V
REF
= 5.0V
V
CC
= 2.7V
V
REF
= 2.5V
T
A
= 25°C
f
CLK
= 2.4MHz