ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 14-BITS, 125/105/80/65 MSPS ADC WITH DDR LVDS/CMOS OUTPUTS • FEATURES 1 • • • • • • • • • • • • Maximum Sample Rate: 125 MSPS 14-Bit Resolution with No Missing Codes 3.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. CLKP DRGND DRVDD AGND AVDD ESD damage can range from subtle performance degradation to complete device failure.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 RECOMMENDED OPERATING CONDITIONS over operating free-air temperature range (unless otherwise noted) MIN NOM MAX UNIT 3 3.3 3.6 V 1.65 1.8 to 3.3 3.6 V 3 3.3 3.6 V SUPPLIES AVDD Analog supply voltage DRVDD Output buffer supply voltage (1) CMOS Interface LVDS Interface ANALOG INPUTS Differential input voltage range VIC 2 Input common-mode voltage Vpp 1.5 ± 0.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 ELECTRICAL CHARACTERISTICS Typical values are at 25°C, min and max values are across the full temperature range TMIN = –40°C to TMAX = 85°C, AVDD = DRVDD = 3.3 V, maximum rated sampling frequency, 50% clock duty cycle, –1 dBFS differential analog input, internal reference mode, applies to CMOS and LVDS interfaces, unless otherwise noted.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 ELECTRICAL CHARACTERISTICS Typical values are at 25°C, min and max values are across the full temperature range TMIN = –40°C to TMAX = 85°C, AVDD = DRVDD = 3.3 V, maximum rated sampling frequency, 50% clock duty cycle, –1 dBFS differential analog input, internal reference mode, applies to CMOS and LVDS interfaces, unless otherwise noted.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 ELECTRICAL CHARACTERISTICS (continued) Typical values are at 25°C, min and max values are across the full temperature range TMIN = –40°C to TMAX = 85°C, AVDD = DRVDD = 3.3 V, maximum rated sampling frequency, 50% clock duty cycle, –1 dBFS differential analog input, internal reference mode, applies to CMOS and LVDS interfaces, unless otherwise noted.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 DIGITAL CHARACTERISTICS (1) The dc specifications refer to the condition where the digital outputs are not switching, but are permanently at a valid logic level 0 or 1, AVDD = 3.3 V PARAMETER TEST CONDITIONS ADS6145/ADS6144 ADS6143/ADS6142 MIN DIGITAL INPUTS PDN, SCLK, SDATA, and SEN TYP MAX UNIT (2) High-level input voltage 2.4 V Low-level input voltage 0.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 TIMING CHARACTERISTICS – LVDS AND CMOS MODES (1) Typical values are at 25°C, min and max values are across the full temperature range TMIN = –40°C to TMAX = 85°C, AVDD = DRVDD = 3.3 V, maximum rated sampling frequency, sine wave input clock, 1.5 VPP clock amplitude, CL = 5 pF (2), IO = 3.5 mA, RL = 100 Ω (3), no internal termination, unless otherwise noted.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 TIMING CHARACTERISTICS – LVDS AND CMOS MODES (continued) For timings at lower sampling frequencies, see section Output Timings in the APPLICATION INFORMATION of this data sheet. PARAMETER tPDI tr tf tCLKRI SE tCLKFA LL 10 TEST CONDITIONS ADS6145 FS = 125 MSPS ADS6144 FS = 105 MSPS ADS6143 FS = 80 MSPS ADS6142 FS = 65 MSPS UNIT MIN TYP MAX MIN TYP MAX MIN TYP MAX MIN TYP MAX 5 6.5 7.9 5 6.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 DEVICE PROGRAMMING MODES The ADS614X have several features that can be easily configured using either parallel interface control or serial interface programming. USING SERIAL INTERFACE PROGRAMMING ONLY To program using the serial interface, the internal registers must first be reset to their default values, and the RESET pin must be kept low.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 Table 3. SDATA, PDN (Digital Control Pins) SDATA PDN DESCRIPTION Low Low Low High (AVDD) Normal operation High (AVDD) Low High (AVDD) High (AVDD) Standby - only the ADC is powered down Output buffers are powered down, fast wake-up time Global power down.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 SERIAL INTERFACE TIMING Typical values at 25°C, min and max values across the full temperature range TMIN = –40°C to TMAX = 85°C, AVDD = DRVDD = 3.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 SERIAL REGISTER MAP Table 4 gives a summary of all the modes that can be programmed through the serial interface. Table 4.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 DESCRIPTION OF SERIAL REGISTERS Each register function is explained in detail. Table 5.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 Table 6. A4–A0 (hex) 04 D8 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 Output data position control Output Clock edge control Output clock position control 0 0 0 0 0 0 0 0 Output clock position control 0 Default output clock position after reset. The setup/hold timings for this clock position are specified in the timing specifications table.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 Table 8.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 Table 11. A4–A0 (hex) D10 0E 0 D1-D0 D0 D9 D8 D7 D4 D2 LVDS Current control D1 D0 LVDS Current double LVDS Data buffer current control 1 2x LVDS Current set by LVDS Clock buffer current control 0 Default current, set by 1 2x LVDS Current set by LVDS current programming 00 3.5 mA 01 2.5 mA 10 4.5 mA 11 1.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 Table 12.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 PIN CONFIGURATION (CMOS MODE) DRVDD 1 25 OVR 26 CLKOUT 27 D8 28 D9 29 D10 30 D11 31 D12 32 D13 RHB PACKAGE (TOP VIEW) 24 D7 Pad Connected To DRGND RESET 2 23 D6 CLKP 7 18 D1 CLKM 8 17 D0 PDN 16 19 D2 AVDD 15 AGND 6 VCM 14 20 D3 AVDD 13 SEN 5 AGND 12 21 D4 INM 11 SDATA 4 INP 10 22 D5 AGND 9 SCLK 3 Figure 7.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 PIN CONFIGURATION (LVDS MODE) DRVDD 1 25 CLKOUTM 26 CLKOUTP 27 D8_D9_M 28 D8_D9_P 29 D10_D11_M 30 D10_D11_P 31 D12_D13_M 32 D12_D13_P RHB PACKAGE (TOP VIEW) 24 D6_D7_P Pad Connected To DRGND RESET 2 23 D6_D7_M CLKP 7 18 D0_D1_P CLKM 8 17 D0_D1_M PDN 16 19 D2_D3_M AVDD 15 AGND 6 VCM 14 20 D2_D3_P AVDD 13 SEN 5 AGND 12 21 D4_D5_M INM 11 SDATA 4 INP 10 22 D4_D5_P AGND 9 SCLK 3 Figure 8.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 PIN ASSIGNMENTS – LVDS Mode (continued) PIN NAME DESCRIPTION PIN TYPE PIN NUMBER NUMBER OF PINS CLKOUTP Differential output clock, true O 26 1 CLKOUTM Differential output clock, complement O 25 1 D0_D1_P Differential output data D0 and D1 multiplexed, true O 18 1 D0_D1_M Differential output data D0 and D1 multiplexed, complement.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 TYPICAL CHARACTERISTICS - ADS6145 (FS= 125 MSPS) All plots are at 25°C, AVDD = DRVDD = 3.3 V, maximum rated sampling frequency, sine wave input clock, 1.5 VPP differential clock amplitude, 50% clock duty cycle, –1 dBFS differential analog input, internal reference mode, 0 dB gain, CMOS output interface (unless otherwise noted) FFT for 20 MHz INPUT SIGNAL FFT for 70 MHz INPUT SIGNAL 0 0 SFDR = 91.77 dBc SINAD = 73.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 TYPICAL CHARACTERISTICS - ADS6145 (FS= 125 MSPS) (continued) All plots are at 25°C, AVDD = DRVDD = 3.3 V, maximum rated sampling frequency, sine wave input clock, 1.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 TYPICAL CHARACTERISTICS - ADS6145 (FS= 125 MSPS) (continued) All plots are at 25°C, AVDD = DRVDD = 3.3 V, maximum rated sampling frequency, sine wave input clock, 1.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 TYPICAL CHARACTERISTICS - ADS6144 (FS= 105 MSPS) All plots are at 25°C, AVDD = DRVDD = 3.3 V, maximum rated sampling frequency, sine wave input clock, 1.5 VPP differential clock amplitude, 50% clock duty cycle, –1 dBFS differential analog input, internal reference mode, 0 dB gain, CMOS output interface (unless otherwise noted) FFT for 20 MHz INPUT SIGNAL FFT for 80 MHz INPUT SIGNAL 0 0 SFDR = 88.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 TYPICAL CHARACTERISTICS - ADS6144 (FS= 105 MSPS) (continued) All plots are at 25°C, AVDD = DRVDD = 3.3 V, maximum rated sampling frequency, sine wave input clock, 1.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 TYPICAL CHARACTERISTICS - ADS6144 (FS= 105 MSPS) (continued) All plots are at 25°C, AVDD = DRVDD = 3.3 V, maximum rated sampling frequency, sine wave input clock, 1.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 TYPICAL CHARACTERISTICS - ADS6143 (FS= 80 MSPS) All plots are at 25°C, AVDD = DRVDD = 3.3 V, maximum rated sampling frequency, sine wave input clock, 1.5 VPP differential clock amplitude, 50% clock duty cycle, –1 dBFS differential analog input, internal reference mode, 0 dB gain, CMOS output interface (unless otherwise noted) FFT for 20 MHz INPUT SIGNAL FFT for 70 MHz INPUT SIGNAL 0 0 SFDR = 89.8 dBc SINAD = 74.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 TYPICAL CHARACTERISTICS - ADS6143 (FS= 80 MSPS) (continued) All plots are at 25°C, AVDD = DRVDD = 3.3 V, maximum rated sampling frequency, sine wave input clock, 1.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 TYPICAL CHARACTERISTICS - ADS6143 (FS= 80 MSPS) (continued) All plots are at 25°C, AVDD = DRVDD = 3.3 V, maximum rated sampling frequency, sine wave input clock, 1.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 TYPICAL CHARACTERISTICS - ADS6142 (FS= 65 MSPS) All plots are at 25°C, AVDD = DRVDD = 3.3 V, maximum rated sampling frequency, sine wave input clock, 1.5 VPP differential clock amplitude, 50% clock duty cycle, –1 dBFS differential analog input, internal reference mode, 0 dB gain, CMOS output interface (unless otherwise noted) FFT for 20 MHz INPUT SIGNAL FFT for 90 MHz INPUT SIGNAL 0 0 SFDR = 91.3 dBc SINAD = 74.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 TYPICAL CHARACTERISTICS - ADS6142 (FS= 65 MSPS) (continued) All plots are at 25°C, AVDD = DRVDD = 3.3 V, maximum rated sampling frequency, sine wave input clock, 1.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 TYPICAL CHARACTERISTICS - ADS6142 (FS= 65 MSPS) (continued) All plots are at 25°C, AVDD = DRVDD = 3.3 V, maximum rated sampling frequency, sine wave input clock, 1.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 TYPICAL CHARACTERISTICS - LOW SAMPLING FREQUENCIES All plots are at 25°C, AVDD = DRVDD = 3.3 V, sine wave input clock, 1.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 COMMON PLOTS All plots are at 25°C, AVDD = DRVDD = 3.3 V, sine wave input clock, 1.5 VPP differential clock amplitude, 50% clock duty cycle, –1 dBFS differential analog input, internal reference mode, 0 dB gain, CMOS output interface (unless otherwise noted) POWER DISSIPATION vs SAMPLING FREQUENCY (DDR LVDS and CMOS) COMMON-MODE REJECTION RATIO vs FREQUENCY 0.8 0.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 Contour Plots Across Input and Sampling Frequencies (continued) 125 120 66 74 fS - Sampling Frequency - MSPS 110 90 71 72 73 100 67 68 69 70 74 68 69 67 80 71 70 70 73 72 60 68 50 40 71 75 69 70 30 25 10 50 72 73 74 150 100 70 71 200 250 69 67 66 68 300 400 350 65 64 500 450 fIN - Input Frequency - MHz 64 68 66 70 72 74 SNR - dBFS M0048-15 Figure 90.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 APPLICATION INFORMATION THEORY OF OPERATION The ADS614X devices are a family of low power, 14-bit pipeline ADCs in a CMOS process with up to a 125 MSPS sampling frequencies. These devices are based on switched capacitor technology and run off a single 3.3-V supply. The conversion process is initiated by the rising edge of the external input clock.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 1 0 Magnitude − dB −1 −2 −3 −4 −5 −6 −7 0 100 200 300 400 500 600 fIN − Input Frequency − MHz G080 Figure 93. ADC Analog Input Bandwidth Drive Circuit Requirements For optimum performance, the analog inputs must be driven differentially. This improves the common-mode noise immunity and even-order harmonic rejection.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 9 C − Capacitance − pF 8 7 6 5 4 3 2 1 0 0 100 200 300 400 500 f − Frequency − MHz 600 G084 Figure 95. ADC Input Capacitance, Cin Using RF-Transformer Based Drive Circuits Figure 96 shows a configuration using a single 1:1 turn ratio transformer (for example, Coilcraft WBC1-1) that can be used for low input frequencies (about 100 MHz).
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 5W 0 .1mF INP 50 W 50 W 0 .1mF 50 W 50 W 5W INM 1:1 1:1 VCM Figure 97. Two Transformer Drive Circuit Using Differential Amplifier Drive Circuits Figure 98 shows a drive circuit using a differential amplifier (TI's THS4509) to convert a single-ended input to a differential output that can be interfaced to the ADC analog input pins.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 Input Common Mode To ensure a low-noise common-mode reference, the VCM pin is filtered with a 0.1-µF low-inductance capacitor connected to ground. The VCM pin is designed to directly drive the ADC inputs. The input stage of the ADC sinks a common-mode current in the order of 180 µA (at 125 MSPS). Equation 1 describes the dependency of the common-mode current and the sampling frequency.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 COARSE GAIN AND PROGRAMMABLE FINE GAIN The ADS614X include gain settings that can be used to improve SFDR performance (compared to 0 dB gain mode). The gain settings are 3.5 dB coarse gain and 0 dB to 6 dB programmable fine gain. For each gain setting, the analog input full-scale range scales proportionally, as shown in Table 13. The coarse gain is a fixed setting of 3.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 CLOCK INPUT The clock inputs of the ADS614X can be driven differentially (SINE, LVPECL, or LVDS) or single-ended (LVCMOS), with little or no difference in performance between configurations. The common-mode voltage of the clock inputs is set to VCM using internal 5-kΩ resistors as shown in Figure 100.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 1000 Impedance (Magnitude) − Ω 900 800 700 600 500 400 300 200 100 0 0 25 50 75 100 125 Clock Frequency − MHz G082 Figure 101. Clock Buffer Input Impedance 0.1 mF CLKP Differential Sine-Wave or PECL or LVDS Clock Input 0.1 mF CLKM ADS614x Figure 102. Differential Clock Driving Circuit 0.1 mF CMOS Clock Input CLKP 0.1 mF CLKM ADS614x Figure 103.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 POWER-DOWN MODES The ADS614X have four power-down modes – global power down, standby, output buffer disable, and input clock stopped. These modes can be set using the serial interface or using the parallel interface (pins SDATA and PDN). Table 14.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 DIGITAL OUTPUT INTERFACE The ADS614X output 14 data bits together with an output clock. The output interface is either parallel CMOS or DDR LVDS voltage levels and can be selected using the serial register bit or parallel pin SEN. Parallel CMOS Interface In CMOS mode, the output buffer supply (DRVDD) can be operated over a wide range from 1.8 V to 3.3 V (typical).
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 Pins OVR CLKOUT D0 D1 CMOS Output Buffers D2 D3 D4 D5 D6 14 bit ADC data D7 D8 D9 D10 D11 D12 D13 ADS614X Figure 104.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 DDR LVDS Interface The LVDS interface works only with a 3.3-V DRVDD supply. In this mode, the 14 data bits and the output clock are available as LVDS (Low Voltage Differential Signal) levels. Two successive data bits are multiplexed and output on each LVDS differential pair every clock cycle (DDR - Double Data Rate, see Figure 105 ).
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 Even data bits D0, D2, D4, D6, D8, D10, and D12 are output at the rising edge of CLKOUTP and the odd data bits D1, D3, D5, D7, D9, D11, and D13 are output at the falling edge of CLKOUTP. Both the rising and falling edges of CLKOUTP must be used to capture all 14 data bits (see Figure 106).
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 Figure 107. LVDS Eye Diagram - No Internal Termination 5-pF Load Capacitance Blue Trace - Output Clock (CLKOUT) Pink Trace - Output Data Figure 108. LVDS Eye Diagram with 100-Ω Internal Termination 10-pF Load Capacitance Blue Trace - Output Clock (CLKOUT) Pink Trace - Output Data Output Data Format Two output data formats are supported – 2s complement and offset binary.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 BOARD DESIGN CONSIDERATIONS Grounding A single ground plane is sufficient to give good performance, provided the analog, digital, and clock sections of the board are cleanly partitioned. See the EVM User Guide (SLWU028) for details on layout and grounding. Supply Decoupling As the ADS614X already include internal decoupling, minimal external decoupling can be used without loss in performance.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 DEFINITION OF SPECIFICATIONS Analog Bandwidth The analog input frequency at which the power of the fundamental is reduced by 3 dB with respect to the low frequency value. Aperture Delay The delay in time between the rising edge of the input sampling clock and the actual time at which the sampling occurs. Aperture Uncertainty (Jitter) The sample-to-sample variation in aperture delay.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 Signal-to-Noise Ratio SNR is the ratio of the power of the fundamental (PS) to the noise floor power (PN), excluding the power at dc and the first nine harmonics.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 AC Power Supply Rejection Ratio (AC PSRR) AC PSRR is the measure of rejection of variations in the supply voltage of the ADC.
ADS6145, ADS6144 ADS6143, ADS6142 www.ti.com SLWS198B – JULY 2007 – REVISED MARCH 2008 REVISION HISTORY Changes from Revision A (October 2007) to Revision B ............................................................................................... Page • • • • • Added maximum DRVDD current footnote ........................................................................................................................... 5 Added SCLK and SEN pin function footnote ....................................
PACKAGE OPTION ADDENDUM www.ti.
PACKAGE OPTION ADDENDUM www.ti.com 27-Jul-2013 LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device.
PACKAGE MATERIALS INFORMATION www.ti.com 9-Dec-2013 TAPE AND REEL INFORMATION *All dimensions are nominal Device Package Package Pins Type Drawing ADS6142IRHBR VQFN RHB 32 SPQ Reel Reel A0 Diameter Width (mm) (mm) W1 (mm) B0 (mm) K0 (mm) P1 (mm) W Pin1 (mm) Quadrant 3000 330.0 12.4 5.3 5.3 1.5 8.0 12.0 Q2 ADS6142IRHBT VQFN RHB 32 250 180.0 12.4 5.3 5.3 1.5 8.0 12.0 Q2 ADS6143IRHBR VQFN RHB 32 3000 330.0 12.4 5.3 5.3 1.5 8.0 12.
PACKAGE MATERIALS INFORMATION www.ti.com 9-Dec-2013 *All dimensions are nominal Device Package Type Package Drawing Pins SPQ Length (mm) Width (mm) Height (mm) ADS6142IRHBR VQFN RHB 32 3000 338.1 338.1 20.6 ADS6142IRHBT VQFN RHB 32 250 210.0 185.0 35.0 ADS6143IRHBR VQFN RHB 32 3000 338.1 338.1 20.6 ADS6143IRHBT VQFN RHB 32 250 210.0 185.0 35.0 ADS6144IRHBR VQFN RHB 32 2500 338.1 338.1 20.6 ADS6144IRHBT VQFN RHB 32 250 210.0 185.0 35.
IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.