Datasheet

STM32F103xF, STM32F103xG Electrical characteristics
Doc ID 16554 Rev 3 87/120
Output voltage levels
Unless otherwise specified, the parameters given in Table 50 are derived from tests
performed under ambient temperature and V
DD
supply voltage conditions summarized in
Table 10. All I/Os are CMOS and TTL compliant.
Table 50. Output voltage characteristics
Symbol Parameter Conditions Min Max Unit
V
OL
(1)
1. The I
IO
current sunk by the device must always respect the absolute maximum rating specified in Table 8
and the sum of I
IO
(I/O ports and control pins) must not exceed I
VSS
.
Output low level voltage for an I/O pin
when 8 pins are sunk at same time
TTL port
(3)
I
IO
= +8 mA
2.7 V < V
DD
< 3.6 V
-0.4
V
V
OH
(2)
2. The I
IO
current sourced by the device must always respect the absolute maximum rating specified in
Table 8 and the sum of I
IO
(I/O ports and control pins) must not exceed I
VDD
.
Output high level voltage for an I/O pin
when 8 pins are sourced at same time
V
DD
–0.4 -
V
OL
(1)
Output low level voltage for an I/O pin
when 8 pins are sunk at same time
CMOS port
(3)
I
IO
=+ 8mA
2.7 V < V
DD
< 3.6 V
3. TTL and CMOS outputs are compatible with JEDEC standards JESD36 and JESD52.
-0.4
V
V
OH
(2)
Output high level voltage for an I/O pin
when 8 pins are sourced at same time
2.4 -
V
OL
(1)(4)
4. Based on characterization data, not tested in production.
Output low level voltage for an I/O pin
when 8 pins are sunk at same time
I
IO
= +20 mA
2.7 V < V
DD
< 3.6 V
-1.3
V
V
OH
(2)(4)
Output high level voltage for an I/O pin
when 8 pins are sourced at same time
V
DD
–1.3 -
V
OL
(1)(4)
Output low level voltage for an I/O pin
when 8 pins are sunk at same time
I
IO
= +6 mA
2 V < V
DD
< 2.7 V
-0.4
V
V
OH
(2)(4)
Output high level voltage for an I/O pin
when 8 pins are sourced at same time
V
DD
–0.4 -