Datasheet

Table Of Contents
DocID024020 Rev 2 9/34
M24C01/02-W M24C01/02-R M24C02-F Memory organization
33
3 Memory organization
The memory is organized as shown below.
Figure 3. Block diagram
MS30996V1
WC
Control logic
High voltage
generator
I/O shift register
Address register
and counter
Data
register
1 page
X decoder
Y decoder
E2, E1, E0
SCL
SDA