Datasheet

Electrical characteristics STM32F103xC, STM32F103xD, STM32F103xE
68/136 DocID14611 Rev 10
Figure 27.Asynchronous multiplexed PSRAM/NOR write waveforms
Table 33.Asynchronous multiplexed PSRAM/NOR read timings
(1)(2)
1. C
L
= 15 pF.
2. Based on characterization, not tested in production.
Symbol Parameter Min Max Unit
t
w(NE)
FSMC_NE low time 7t
HCLK
– 2 7t
HCLK
+ 2 ns
t
v(NOE_NE)
FSMC_NEx low to FSMC_NOE low 3t
HCLK
– 0.5 3t
HCLK
+ 1.5 ns
t
w(NOE)
FSMC_NOE low time 4t
HCLK
– 1 4t
HCLK
+ 2 ns
t
h(NE_NOE)
FSMC_NOE high to FSMC_NE high hold time –1 - ns
t
v(A_NE)
FSMC_NEx low to FSMC_A valid - 0 ns
t
v(NADV_NE)
FSMC_NEx low to FSMC_NADV low 3 5 ns
t
w(NADV)
FSMC_NADV low time t
HCLK
–1.5 t
HCLK
+ 1.5 ns
t
h(AD_NADV)
FSMC_AD (address) valid hold time after
FSMC_NADV high
t
HCLK
- ns
t
h(A_NOE)
Address hold time after FSMC_NOE high t
HCLK
-2 - ns
t
h(BL_NOE)
FSMC_BL hold time after FSMC_NOE high 0 - ns
t
v(BL_NE)
FSMC_NEx low to FSMC_BL valid - 0 ns
t
su(Data_NE)
Data to FSMC_NEx high setup time 2t
HCLK
+ 24 ns
t
su(Data_NOE)
Data to FSMC_NOE high setup time 2t
HCLK
+ 25 - ns
t
h(Data_NE)
Data hold time after FSMC_NEx high 0 - ns
t
h(Data_NOE)
Data hold time after FSMC_NOE high 0 - ns
NBL
Data
FSMC_NEx
FSMC_NBL[1:0]
FSMC_
AD[15:0]
t
v(BL_NE)
t
h(Data_NWE)
FSMC_NOE
Address
FSMC_A[25:16]
t
v(A_NE)
t
w(NWE)
FSMC_NWE
t
v(NWE_NE)
t
h(NE_NWE)
t
h(A_NWE)
t
h(BL_NWE)
t
v(A_NE)
t
w(NE)
ai14891B
Address
FSMC_NADV
t
v(NADV_NE)
t
w(NADV)
t
v(Data_NADV)
t
h(AD_NADV)