Datasheet
Table Of Contents
NEO-M9N-Data sheet
s. The interface stretches the clock when slowed down while serving interrupts, therefore the real
bit rates may be slightly lower.
The I2C interface is only available with the UART default mode. If the SPI interface is
selected by using D_SEL = 0, the I2C interface is not available.
Figure 5: NEO-M9N module I2C slave specification
Symbol Parameter Min (Standard /
Fast-mode)
Max Unit
f
SCL
SCL clock frequency 0 400 kHz
t
HD;STA
Hold time (repeated) START condition 4.0/1 - µs
t
LOW
Low period of the SCL clock 5/2 - µs
t
HIGH
High period of the SCL clock 4.0/1 - µs
t
SU;STA
Set-up time for a repeated START condition 5/1 - µs
t
HD;DAT
Data hold time 0/0 - µs
t
SU;DAT
Data set-up time 250/100 ns
t
r
Rise time of both SDA and SCL signals - 1000/300 (for C 400pF) ns
t
f
Fall time of both SDA and SCL signals - 300/300 (for C 400pF) ns
t
SU;STO
Set-up time for STOP condition 4.0/1 - µs
t
BUF
Bus free time between a STOP and START
condition
5/2 - µs
t
VD;DAT
Data valid time - 4/1 µs
t
VD;ACK
Data valid acknowledge time - 4/1 µs
V
nL
Noise margin at the low level 0.1 VCC - V
V
nH
Noise margin at the high level 0.2 VCC - V
Table 17: NEO-M9N I2C Slave timings and specifications
UBX-19014285 - R02
5 Communications
interfaces
Page 14 of 21
Advance information