Datasheet

Table Of Contents
DocID022152 Rev 8 49/202
STM32F405xx, STM32F407xx Pinouts and pin description
11 E9 18 29 M5 35 PC3 I/O FT
(4)
SPI2_MOSI / I2S2_SD /
OTG_HS_ULPI_NXT /
ETH_MII_TX_CLK/
EVENTOUT
ADC123_IN13
--1930-36 V
DD
S- - - -
12 H10 20 31 M1 37 V
SSA
S- - - -
----N1- V
REF
S- - - -
- - 21 32 P1 38 V
REF+
S- - - -
13 G9 22 33 R1 39 V
DDA
S- - - -
14 C10 23 34 N3 40
PA0/WKUP
(PA0)
I/O FT
(5)
USART2_CTS/
UART4_TX/
ETH_MII_CRS /
TIM2_CH1_ETR/
TIM5_CH1 / TIM8_ETR/
EVENTOUT
ADC123_IN0/WKU
P
(4)
15 F8 24 35 N2 41 PA1 I/O FT
(4)
USART2_RTS /
UART4_RX/
ETH_RMII_REF_CLK /
ETH_MII_RX_CLK /
TIM5_CH2 / TIM2_CH2/
EVENTOUT
ADC123_IN1
16 J10 25 36 P2 42 PA2 I/O FT
(4)
USART2_TX/TIM5_CH3 /
TIM9_CH1 / TIM2_CH3 /
ETH_MDIO/ EVENTOUT
ADC123_IN2
- - - - F4 43 PH2 I/O FT - ETH_MII_CRS/EVENTOUT -
- - - - G4 44 PH3 I/O FT - ETH_MII_COL/EVENTOUT -
- - - - H4 45 PH4 I/O FT -
I2C2_SCL /
OTG_HS_ULPI_NXT/
EVENTOUT
-
- - - - J4 46 PH5 I/O FT - I2C2_SDA/ EVENTOUT -
17 H9 26 37 R2 47 PA3 I/O FT
(4)
USART2_RX/TIM5_CH4 /
TIM9_CH2 / TIM2_CH4 /
OTG_HS_ULPI_D0 /
ETH_MII_COL/
EVENTOUT
ADC123_IN3
18 E5 27 38 - - V
SS
S- - - -
Table 7. STM32F40xxx pin and ball definitions (continued)
Pin number
Pin name
(function after
reset)
(1)
Pin type
I / O structure
Notes
Alternate functions
Additional
functions
LQFP64
WLCSP90
LQFP100
LQFP144
UFBGA176
LQFP176