Datasheet

Table Of Contents
DocID022152 Rev 8 153/202
STM32F405xx, STM32F407xx Electrical characteristics
PC Card/CompactFlash controller waveforms and timings
Figure 62 through Figure 67 represent synchronous waveforms, and Table 83 and Table 84
provide the corresponding timings. The results shown in this table are obtained with the
following FSMC configuration:
COM.FSMC_SetupTime = 0x04;
COM.FSMC_WaitSetupTime = 0x07;
COM.FSMC_HoldSetupTime = 0x04;
COM.FSMC_HiZSetupTime = 0x00;
ATT.FSMC_SetupTime = 0x04;
ATT.FSMC_WaitSetupTime = 0x07;
ATT.FSMC_HoldSetupTime = 0x04;
ATT.FSMC_HiZSetupTime = 0x00;
IO.FSMC_SetupTime = 0x04;
IO.FSMC_WaitSetupTime = 0x07;
IO.FSMC_HoldSetupTime = 0x04;
IO.FSMC_HiZSetupTime = 0x00;
TCLRSetupTime = 0;
TARSetupTime = 0.
In all timing tables, the T
HCLK
is the HCLK clock period.
Figure 62. PC Card/CompactFlash controller waveforms for common memory read
access
1. FSMC_NCE4_2 remains high (inactive during 8-bit access.
)60&B1:(
W
Z12(
)60&B1
2(
)60&B'>@
)60&B$>@
)60&B1&(B

)60&B1&(B
)60&B15(*
)60&B1,2:5
)60&B1,25'
W
G1&(B12(
W
VX'12(
W
K12('
W
Y1&([$
W
G15(*1&([
W
G1,25'1&([
W
K1&([$,
W
K1&([15(*
W
K1&([1,25'
W
K1&([
1,2:5
DLE