User's Manual
Table Of Contents
- Contents
- Table Index
- Revision History
- 1 Introduction
- 2 Package Information
- 3 Interface Application
- 4 RF Specifications
- 5 Electrical Specifications
- 6 SMT Production Guide
- 7 Packaging
- 空白页面
Smart Machine Smart Decision
SIM7600E-H_User Manual_V1.00 2017-10-11
Figure 23: Module to EXT codec timing
Table 15: PCM timing parameters
Parameter
Description
Min.
Typ.
Max.
Unit
T(sync) PCM_SYNC cycle time – 125 – μs
T(synch) PCM_SYNC high level time –
488
– ns
T(syncl) PCM_SYNC low level time – 124.5 – μs
T(clk) PCM_CLK cycle time – 488 – ns
T(clkh) PCM_CLK high level time – 244 – ns
T(clkl) PCM_CLK low level time – 244 – ns
T(susync)
PCM_SYNC setup time high before falling edge
of PCM_CLK
– 122 – ns
T(hsync)
PCM_SYNC hold time after falling edge of
PCM_CLK
– 366 – ns
T(sudin)
PCM_IN setup time before falling edge of
PCM_CLK
60 – – ns
T(hdin)
PCM_IN hold time after f
alling edge of
PCM_CLK
60 – – ns
T(pdout) Delay from PCM_CLK rising to PCM_OUT valid – – 60 ns
T(zdout)
Delay from PCM_CLK falling to PCM_OUT
HIGH-Z
– – 60 ns