User manual

...the world's most energy friendly microcontrollers
2012-04-24 - Giant Gecko Family - d0053_Rev0.96 821
www.energymicro.com
List of Figures
3.1. Diagram of EFM32GG ............................................................................................................................ 7
3.2. Energy Mode indicator ............................................................................................................................. 7
4.1. Interrupt Operation ................................................................................................................................ 12
5.1. EFM32GG Bus System .......................................................................................................................... 15
5.2. System Address Space .......................................................................................................................... 15
5.3. Write operation to Low Energy Peripherals ................................................................................................ 21
5.4. Read operation form Low Energy Peripherals ............................................................................................. 22
6.1. AAP - Authentication Access Port ............................................................................................................ 27
6.2. Device Unlock ...................................................................................................................................... 28
6.3. APP Expansion .................................................................................................................................... 28
7.1. Revision Number Extraction .................................................................................................................... 34
7.2. Instruction Cache .................................................................................................................................. 36
8.1. DMA Block Diagram .............................................................................................................................. 50
8.2. Polling flowchart .................................................................................................................................... 54
8.3. Ping-pong example ................................................................................................................................ 56
8.4. Memory scatter-gather example ............................................................................................................... 59
8.5. Peripheral scatter-gather example ............................................................................................................ 61
8.6. Memory map for 12 channels, including the alternate data structure ................................................................ 63
8.7. Detailed memory map for the 12 channels, including the alternate data structure ............................................... 64
8.8. channel_cfg bit assignments ................................................................................................................... 65
8.9. 2D copy .............................................................................................................................................. 70
9.1. RMU Reset Input Sources and Connections. .............................................................................................. 99
9.2. RMU Power-on Reset Operation ............................................................................................................ 100
9.3. RMU Brown-out Detector Operation ........................................................................................................ 101
10.1. EMU Overview .................................................................................................................................. 107
10.2. EMU Energy Mode Transitions ............................................................................................................. 108
10.3. Backup power domain overview ........................................................................................................... 113
10.4. Entering and leaving backup mode ....................................................................................................... 114
10.5. BOD calibration using DAC ................................................................................................................. 115
11.1. CMU Overview .................................................................................................................................. 128
11.2. CMU Switching from HFRCO to HFXO before HFXO is ready .................................................................... 131
11.3. CMU Switching from HFRCO to HFXO after HFXO is ready ....................................................................... 132
11.4. HFXO Pin Connection ........................................................................................................................ 132
11.5. LFXO Pin Connection ......................................................................................................................... 133
11.6. HW-support for RC Oscillator Calibration ................................................................................................ 134
11.7. Single Calibration (CONT=0) ................................................................................................................ 134
11.8. Continuous Calibration (CONT=1) ......................................................................................................... 134
13.1. PRS Overview ................................................................................................................................... 165
13.2. TIMER0 overflow starting ADC0 single conversions through PRS channel 5. ................................................. 168
14.1. EBI Overview .................................................................................................................................... 177
14.2. EBI Non-multiplexed 8-bit Data, 8-bit Address Read Operation ................................................................... 178
14.3. EBI Non-multiplexed 8-bit Data, 8-bit Address Write Operation ................................................................... 178
14.4. EBI Address Latch Setup .................................................................................................................... 178
14.5. EBI Multiplexed 16-bit Data, 16-bit Address Read Operation ...................................................................... 179
14.6. EBI Multiplexed 16-bit Data, 16-bit Address Write Operation ...................................................................... 179
14.7. EBI Multiplexed 8-bit Data, 24-bit Address Read Operation ........................................................................ 179
14.8. EBI Multiplexed 8-bit Data, 24-bit Address Write Operation ........................................................................ 180
14.9. EBI Non-multiplexed 16-bit Data Read Operation with Extended Address ...................................................... 180
14.10. EBI Non-multiplexed 16-bit Data Write Operation with Extended Address .................................................... 180
14.11. EBI Page Mode Read Operation for D8A8 addressing mode .................................................................... 181
14.12. EBI Page Mode Read Operation for D16A16ALE addressing mode ............................................................ 182
14.13. EBI Page Mode Read Operation for D8A24ALE addressing mode ............................................................. 182
14.14. EBI Page Mode Read Operation for D16 addressing mode ...................................................................... 182
14.15. EBI Page Closing ............................................................................................................................. 182
14.16. EBI Extended Address Latch Setup ..................................................................................................... 183
14.17. EBI 16-bit Data Multiplexed Read Operation using Extended Addressing ..................................................... 183
14.18. EBI 16-bit Data Multiplexed Write Operation using Extended Addressing ..................................................... 183
14.19. EBI Multiplexed Read Operation with Reduced Length Strobes ................................................................. 185
14.20. EBI Multiplexed Write Operation with Reduced Length Strobes ................................................................. 185
14.21. EBI Enforced IDLE cycles between Transactions ................................................................................... 186
14.22. EBI No Enforced IDLE cycles between Transactions ............................................................................... 186
14.23. EBI Default Memory Map (ALTMAP = 0) .............................................................................................. 188
14.24. EBI Alternative Memory Map (ALTMAP = 1) .......................................................................................... 189
14.25. EBI Connection with Standard NAND Flash .......................................................................................... 190
14.26. EBI Connection with Chip Enable Don't Care NAND Flash ....................................................................... 191
14.27. EBI NAND Flash Command Latch Timing ............................................................................................. 192
14.28. EBI NAND Flash Address Latch Timing ................................................................................................ 192
14.29. EBI NAND Flash Data Input Timing ..................................................................................................... 193
14.30. EBI NAND Flash Data Output Timing .................................................................................................. 194
14.31. EBI ECC Generation ........................................................................................................................ 196
14.32. EBI EBI_ECCPARITY Format ............................................................................................................. 197