Specifications

XT65/XT75 Hardware Interface Description
3.14 Audio Interfaces
s
XT65_XT75_HD_v01.001 Page 65 of 133 2007-1-8
Confidential / Released
The timing of a PCM short frame is shown in Figure 28. The 16-bit TXDAI and RXDAI data is transferred simul-
taneously in both directions during the first 16 clock cycles after the frame sync pulse. The duration of a frame
sync pulse is one BITCLK period, starting at the rising edge of BITCLK. TXDAI data is shifted out at the next
rising edge of BITCLK. RXDAI data (i.e. data transmitted from the host application to the module's RXDAI line)
is sampled at the falling edge of BITCLK.
Figure 28: Short Frame PCM timing
The timing of a PCM long frame is shown in Figure 29. The 16-bit TXDAI and RXDAI data is transferred simul-
taneously in both directions while the frame sync pulse FS is high. For this reason the duration of a frame sync
pulse is 16 BITCLK periods, starting at the rising edge of BITCLK. TXDAI data is shifted out at the same rising
edge of BITCLK. RXDAI data (i.e. data transmitted from the host application to the module's RXDAI line) is sam-
pled at the falling edge of BITCLK.
Figure 29: Long Frame PCM timing