Datasheet

Table Of Contents
DS13105 Rev 4 87/135
STM32WLE5J8/JB/JC Electrical characteristics
127
5.3.8 Wakeup time from low-power modes and voltage scaling
transition times
The wakeup times given in the table below, are the latency between the event and the
execution of the first user instruction.
The device goes in low-power mode after the WFE (wait for event) instruction.
APB1
I2C3 independent clock domain 2.29 1.88 1.30
µA/MHz
LPTIM1 1.67 1.44 1.50
LPTIM1 independent clock domain 2.50 2.19 1.45
LPTIM2 1.67 1.38 0.900
LPTIM2 independent clock domain 2.50 2.13 1.55
LPTIM3 0.833 0.688 0.650
LPTIM3 independent clock domain 2.29 1.94 0.650
LPUART1 20.8 1.81 3.55
LPUART1 independent clock
domain
2.50 2.06 1.35
RTCAPB 2.08 1.81 1.50
SPI2 1.46 1.19 0.900
TIM2 4.58 3.81 2.95
USART2 1.88 1.56 1.35
USART2 independent clock domain 4.58 3.75 3.05
WWDG1 0.417 0.313 0.050
All APB1 peripherals
(1)
19.6 16.1 20.2
APB2
ADC 2.29 1.00 0.700
µA/MHz
ADC independent clock domain 0.208 0.125 0.300
SPI1 1.25 1.06 0.900
TIM1 6.25 5.19 8.30
TIM16 2.29 1.94 1.35
TIM17 2.29 1.88 1.25
USART1 1.67 1.38 1.00
USART1 independent clock domain 4.17 3.38 2.90
All APB2 peripherals
(1)
15.8 13.0 15.8
APB3
SUBGHZSPI 1.46 1.25 1.10
µA/MHzAll APB3 peripherals 1.46 1.25 1.10
All peripherals
(1)
62.9 52.3 59.7
1. Without independent clocks.
Table 48. Peripheral current consumption (continued)
Peripheral Range 1 Range 2 LPRun and LPSleep Unit