Datasheet

Table Of Contents
Functional overview STM32WLE5J8/JB/JC
46/135 DS13105 Rev 4
this case, it provides the communication clock (SCK) to the external slave device. The SPI
interface can also operate in multimaster configuration.
The I
2
S protocol is also a synchronous serial communication interface. It can operate in
slave or master mode with half-duplex communication. It can address four different audio
standards including the Philips I
2
S standard, the MSB- and LSB-justified standards and the
PCM standard.
3.29 Development support
Serial-wire JTAG debug port (SWJ-DP)
The Arm SWJ-DP interface is embedded, and is a combined JTAG and serial-wire debug
port, that enables either a serial-wire debug or a JTAG probe to be connected to the target.
The debug is performed using only two pins instead of the five required by the JTAG (JTAG
pins can then be reused as GPIOs with alternate function). The JTAG TMS and TCK pins
are shared with SWDIO and SWCLK, respectively, and a specific sequence on the TMS pin
is used to switch between JTAG-DP and SW-DP.
Table 17. SPI and SPI/I2S implementation
(1)
1. The SPI1 and SPI2S2 instances are general purpose type while the SUBGHZSPI instance is dedicated for
Sub-GHz radio control exclusively. Radio is controlled internally through SUBGHZSPI and, for debug
purpose only, from the external.
Features SPI1 SPI2S2 SUBGHZSPI
Enhanced NSSP and TI modes Yes
Hardware CRC calculation Yes Yes No
I
2
S support No Yes No
Data size configurable (bits) from 4 to 16
Rx/Tx FIFO size (bits) 32
Wakeup capability from LPSleep Yes