Datasheet

Table Of Contents
Functional overview STM32WLE5J8/JB/JC
32/135 DS13105 Rev 4
3.10.1 Reset mode
In order to improve the consumption under reset, the I/Os state under and after reset is
"analog state" (the I/O Schmitt trigger is disabled). In addition, the internal reset pull-up is
deactivated when the reset source is internal.
3.11 Peripheral interconnect matrix
Several peripherals have direct connections between them. This allows autonomous
communication between peripherals, saving CPU resources and, consequently, reducing
power-supply consumption. In addition, these hardware connections allow fast and
predictable latency.
Depending on peripherals, these interconnections can operate in Run, Sleep, LPRun,
LPSleep, Stop 0, Stop 1 and Stop 2 modes.
2. When retaining SRAM2 in Standby mode, the MCU uses the low-power regulator (LPR) mode.
3. When the CPU is in Shutdown mode, the sub-GHz radio cannot be activated and is forced in Deep-sleep mode.
Table 10. Peripherals interconnect matrix
(1)
(2)
Source
Destination
TIM1
TIM2
TIM16
TIM17
LPTIM1
LPTIM2
LPTIM3
ADC
DAC
COMP1
COMP2
DMAMUX1
IRTIM
SUBGHZSPI
TIM1 -X- - - - - XXXX - - -
TIM2 X
- - - - - - XXXX - - -
TIM16
- - - - - - - - - - - -X-
TIM17 X
- - - - - - - - - - -X-
LPTIM1
- - - - - -X-X- -X- -
LPTIM2
- - - - - -X-X- -X- -
LPTIM3
- - - - - - - - - - -X-X
ADC X
- - - - - - - - - - - -
Temperature
sensor
- - - - - - -X- - - - - -
VBAT - - - - - - -X- - - - - -
VREFINT
- - - - - - -X- - - - - -
HSE32
- - -X- - - - - - - - - -
LSE
-XX- - - - - - - - - - -
MSI
- - -X- - - - - - - - - -
LSI
- -X- - - - - - - - - - -
MCO
- - -X- - - - - - - - - -