Datasheet

Table Of Contents
Electrical characteristics STM32WLE5J8/JB/JC
126/135 DS13105 Rev 4
Figure 24. SPI timing diagram - Slave mode and CPHA = 1
1. Measurement points are set at CMOS levels: 0.3 V
DD
and 0.7 V
DD
.
Figure 25. SPI timing diagram - Master mode
1. Measurement points are set at CMOS levels: 0.3 V
DD
and 0.7 V
DD
.
ai14135b
NSS input
t
SU(NSS)
tc(SCK)
th(NSS)
SCK input
CPHA=1
CPOL=0
CPHA=1
CPOL=1
t
w(SCKH)
tw(SCKL)
ta(SO)
tv(SO)
th(SO)
tr(SCK)
tf(SCK)
tdis(SO)
MISO
OUTPUT
MOSI
INPUT
t
su(SI)
th(SI)
MSB OUT
MSB IN
BIT6 OUT
LSB OUT
LSB IN
BIT 1 IN
ai14136c
SCK Output
CPHA= 0
MOSI
OUTPUT
MISO
INP UT
CPHA= 0
LSB OUT
LSB IN
CPOL=0
CPOL=1
B I T1 OUT
NSS input
t
c(SCK)
t
w(SCKH)
t
w(SCKL)
t
r(SCK)
t
f(SCK)
t
h(MI)
High
SCK Output
CPHA=1
CPHA=1
CPOL=0
CPOL=1
t
su(MI)
t
v(MO)
t
h(MO)
MSB IN
BIT6 IN
MSB OUT