Datasheet

Table Of Contents
DS13105 Rev 4 123/135
STM32WLE5J8/JB/JC Electrical characteristics
127
All I2C SDA and SCL I/Os embed an analog filter (refer to the table below for its
characteristics).
USART characteristics
Unless otherwise specified, the parameters given in the table below are derived from tests
performed under the ambient temperature, f
PCLKx
frequency and supply voltage conditions
summarized in Table 25: General operating conditions, with the following configuration:
OSPEEDRy[1:0] set to 10 (output speed)
capacitive load C = 30 pF
measurement points at CMOS levels: 0.5 x V
DD
Refer to Section 5.3.16: I/O port characteristics for more details on the input/output alternate
function characteristics (NSS, CK, TX, and RX for USART).
Table 85. I2C analog filter characteristics
(1)
Symbol Parameter Min Max Unit
t
AF
Maximum pulse width of spikes that are suppressed by the analog filter 50
(2)
100
(3)
ns
1. Guaranteed by characterization.
2. Spikes with widths below t
AF(min)
filtered.
3. Spikes with widths above t
AF(max)
not filtered.
Table 86. USART characteristics
Symbol Parameter Conditions Min Typ Max Unit
f
CK
USART clock frequency
Master mode - - 6
MHz
Slave mode - - 16
t
su(NSS)
NSS setup time Slave mode t
ker
+ 5 - -
ns
t
h(NSS)
NSS hold time Slave mode 2 - -
t
w(CKH)
CK high time
Master mode 1 / f
CK
/ 2 - 1 1 / f
CK
/ 2 1 / f
CK
/ 2 + 1
t
w(CKL)
CK low time
t
su(RX)
Data input setup time
Master mode 22 - -
Slave mode 3 - -
t
h(RX)
Data input hold time
Master mode 0 - -
Slave mode 1 - -
t
v(TX)
Data output valid time
Master mode - 13 22
Slave mode - 0.5 1
t
h(TX)
Data output hold time
Master mode 10 - -
Slave mode 0 - -