Datasheet

Table Of Contents
34.8.11 Receive Error Count
Name:  RXERRCNT
Offset:  0x20
Reset:  0x00
Property:  Read-Synchronized
Bit 7 6 5 4 3 2 1 0
RXERRCNT[7:0]
Access
R R R R R R R R
Reset 0 0 0 0 0 0 0 0
Bits 7:0 – RXERRCNT[7:0] Receive Error Count
This register records the total number of parity errors and NACK errors combined in ISO7816 mode
(CTRLA.FORM=0x7).
This register is automatically cleared on read.
SAM D5x/E5x Family Data Sheet
SERCOM USART - SERCOM Synchronous and Asyn...
© 2019 Microchip Technology Inc.
Datasheet
DS60001507E-page 965