Datasheet

Table Of Contents
11.10.5 Cache Lock per Way
Name:  LCKWAY
Offset:  0x10
Reset:  0x00000000
Property:  Read/Write
Bit 31 30 29 28 27 26 25 24
Access
Reset
Bit 23 22 21 20 19 18 17 16
Access
Reset
Bit 15 14 13 12 11 10 9 8
Access
Reset
Bit 7 6 5 4 3 2 1 0
LCKWAY[3:0]
Access
R/W R/W R/W R/W
Reset 0 0 0 0
Bits 3:0 – LCKWAY[3:0] Lockdown Way Register
This field selects which way is locked.
SAM D5x/E5x Family Data Sheet
CMCC - Cortex M Cache Controller
© 2019 Microchip Technology Inc.
Datasheet
DS60001507E-page 96