Datasheet

Table Of Contents
11.3 Block Diagram
Figure 11-1. CMCC Block Diagram
METADATA RAM
RAM
Interface
DATA RAM
TAG RAM
Memory Interface
Cortex M Interface
APB
interface
Cache
Controller
Registers
Interface
CM4F
High-Speed
Bus Matrix
Figure 11-2. CMCC Organization
WAY 0
WAY 1
WAY 2
WAY 3
Base Address + 0x00000000
Base Address + 0x00000400
Base Address + 0x00000800
Base Address + 0x00000C00
Line 0
Line 1
Line 2
Line 3
Line 4
...
…..
…….
Line 63
4
Bytes
4
Bytes
4
Bytes
4
Bytes
Line ‘n’
SAM D5x/E5x Family Data Sheet
CMCC - Cortex M Cache Controller
© 2019 Microchip Technology Inc.
Datasheet
DS60001507E-page 82