Datasheet

Table Of Contents
28.7 Register Summary
Offset Name Bit Pos.
0x00 EVCTRL 7:0 CFDEO1 CFDEO0
0x01
...
0x03
Reserved
0x04 INTENCLR
7:0 XOSCFAIL1 XOSCFAIL0 XOSCRDY1 XOSCRDY0
15:8 DFLLRCS DFLLLCKC DFLLLCKF DFLLOOB DFLLRDY
23:16 DPLL0LDRTO DPLL0LTO DPLL0LCKF DPLL0LCKR
31:24 DPLL1LDRTO DPLL1LTO DPLL1LCKF DPLL1LCKR
0x08 INTENSET
7:0 XOSCFAIL1 XOSCFAIL0 XOSCRDY1 XOSCRDY0
15:8 DFLLRCS DFLLLCKC DFLLLCKF DFLLOOB DFLLRDY
23:16 DPLL0LDRTO DPLL0LTO DPLL0LCKF DPLL0LCKR
31:24 DPLL1LDRTO DPLL1LTO DPLL1LCKF DPLL1LCKR
0x0C INTFLAG
7:0 XOSCFAIL XOSCRDY1 XOSCRDY0
15:8 DFLLRCS DFLLLCKC DFLLLCKF DFLLOOB DFLLRDY
23:16 DPLL0LDRTO DPLL0LTO DPLL0LCKF DPLL0LCKR
31:24 DPLL1LDRTO DPLL1LTO DPLL1LCKF DPLL1LCKR
0x10 STATUS
7:0 XOSCCKSW1 XOSCCKSW0 XOSCFAIL1 XOSCFAIL0 XOSCRDY1 XOSCRDY0
15:8 DFLLRCS DFLLLCKC DFLLLCKF DFLLOOB DFLLRDY
23:16 DPLL0LDRTO DPLL0TO DPLL0LCKF DPLL0LCKR
31:24 DPLL1LDRTO DPLL1TO DPLL1LCKF DPLL1LCKR
0x14 XOSCCTRL0
7:0 ONDEMAND RUNSTDBY XTALEN ENABLE
15:8 ENALC IMULT[3:0] IPTAT[1:0]
LOWBUFGAI
N
23:16 STARTUP[3:0] SWBEN CFDEN
31:24 CFDPRESC[3:0]
0x18 XOSCCTRL1
7:0 ONDEMAND RUNSTDBY XTALEN ENABLE
15:8 ENALC IMULT[3:0] IPTAT[1:0]
LOWBUFGAI
N
23:16 STARTUP[3:0] SWBEN CFDEN
31:24 CFDPRESC[3:0]
0x1C DFLLCTRLA 7:0 ONDEMAND RUNSTDBY ENABLE
0x1D
...
0x1F
Reserved
0x20 DFLLCTRLB 7:0 WAITLOCK BPLCKC QLDIS CCDIS USBCRM LLAW STABLE MODE
0x21
...
0x23
Reserved
0x24 DFLLVAL
7:0 FINE[7:0]
15:8 COARSE[5:0]
23:16 DIFF[7:0]
31:24 DIFF[15:8]
SAM D5x/E5x Family Data Sheet
OSCCTRL – Oscillators Controller
© 2019 Microchip Technology Inc.
Datasheet
DS60001507E-page 779