Datasheet

Table Of Contents
24.9.99 Received LPI Time
Name:  RLPITI
Offset:  0x274
Reset:  0x00000000
Property:  Read-Only
Bit 31 30 29 28 27 26 25 24
Access
Reset
Bit 23 22 21 20 19 18 17 16
RLPITI[23:16]
Access
R R R R R R R R
Reset 0 0 0 0 0 0 0 0
Bit 15 14 13 12 11 10 9 8
RLPITI[15:8]
Access
R R R R R R R R
Reset 0 0 0 0 0 0 0 0
Bit 7 6 5 4 3 2 1 0
RLPITI[7:0]
Access
R R R R R R R R
Reset 0 0 0 0 0 0 0 0
Bits 23:0 – RLPITI[23:0] Received LPI Time
The value of this bit field increments once every 16 AHB clock cycles when the Low Power Idle Enable bit
in the Network Configuration Register (NCR.LPI) is written to '1'.
Cleared on read.
SAM D5x/E5x Family Data Sheet
GMAC - Ethernet MAC
© 2019 Microchip Technology Inc.
Datasheet
DS60001507E-page 636