Datasheet

Table Of Contents
24.9.55 GMAC Deferred Transmission Frames Register
Name:  DTF
Offset:  0x148
Reset:  0x00000000
Property:  Read-only
Bit 31 30 29 28 27 26 25 24
Access
Reset
Bit 23 22 21 20 19 18 17 16
DEFT[17:16]
Access
R R
Reset 0 0
Bit 15 14 13 12 11 10 9 8
DEFT[15:8]
Access
R R R R R R R R
Reset 0 0 0 0 0 0 0 0
Bit 7 6 5 4 3 2 1 0
DEFT[7:0]
Access
R R R R R R R R
Reset 0 0 0 0 0 0 0 0
Bits 17:0 – DEFT[17:0] Deferred Transmission
This register counts the number of frames experiencing deferral due to carrier sense being active on their
first attempt at transmission. Frames involved in any collision are not counted nor are frames that
experienced a transmit underrun.
SAM D5x/E5x Family Data Sheet
GMAC - Ethernet MAC
© 2019 Microchip Technology Inc.
Datasheet
DS60001507E-page 592