Datasheet

Table Of Contents
Figure 9-2. Memory with RAM Error Correction
Error Correction
SAME54x20
SAME54x19
0x20000000
0KB
32KB
192KB
256KB
Error Correction
128KB
96KB
Note:  If the ECC is used, full SRAM retention must be enabled.
CoreSight ETB Connection
When enabled, the bottom 32 KB system memory space is reserved for CoreSight ETB debug usage.
The figure below shows an example where both ECC and CoreSight ETB are enabled.
SAM D5x/E5x Family Data Sheet
Memories
© 2019 Microchip Technology Inc.
Datasheet
DS60001507E-page 56