Datasheet

Table Of Contents
...........continued
TCC Signal IOSET 1 PINs IOSET 2 PINs IOSET 3 PINs IOSET 4 PINs IOSET 5 PINs
WO4 PA20 PB28 PA08 PC10 N/A
(1)
WO5 PA21 PB29 PA09 PC11 N/A
(1)
WO6 PA22 PA10 PC12 N/A
(1)
N/A
(1)
WO7 PA23 PA11 PC13 N/A
(1)
N/A
(1)
Note:  1. The signal is available, but the edges are not aligned wrt. the other signals as specified.
Table 6-30. TCC2 IO SET Configuration
TCC Signal IOSET 1 PINs IOSET 2 PINs
WO0 PA14 PA30
WO1 PA15 PA31
WO2 PA24 PB02
Table 6-31. TCC3 IO SET Configuration
TCC Signal IOSET 1 PINs IOSET 2 PINs
WO0 PB12 PB16
WO1 PB13 PB17
Table 6-32. TCC4 IO SET Configuration
TCC Signal IOSET 1 PINs IOSET 2 PINs
WO0 PB14 PB30
WO1 PB15 PB31
6.2.8.6 PDEC IOSET Configurations
The following tables lists each IOSET Pins for PDEC instance.
Table 6-33. PDEC IO SET Configuration
PDEC Signal IOSET 1 PINs IOSET 2 PINs IOSET 3 PINs IOSET 4 PINs
QDI[0] PC16 PB18 PA24 PB23
QDI[1] PC17 PB19 PA25 PB24
QDI[2] PC18 PB20 PB22 PB25
SAM D5x/E5x Family Data Sheet
I/O Multiplexing and Considerations
© 2019 Microchip Technology Inc.
Datasheet
DS60001507E-page 44