Datasheet

Table Of Contents
21.12.8 Synchronization Busy in Clock/Calendar mode (CTRLA.MODE=2)
Name:  SYNCBUSY
Offset:  0x10
Reset:  0x00000000
Property:  -
Bit 31 30 29 28 27 26 25 24
Access
Reset
Bit 23 22 21 20 19 18 17 16
GP3 GP2 GP1 GP0
Access
R R R R
Reset 0 0 0 0
Bit 15 14 13 12 11 10 9 8
CLOCKSYNC MASK1 MASK0
Access
R R R
Reset 0 0 0
Bit 7 6 5 4 3 2 1 0
ALARM1 ALARM0 CLOCK FREQCORR ENABLE SWRST
Access
R R R R R R
Reset 0 0 0 0 0 0
Bits 16, 17, 18, 19 – GPn General Purpose n Synchronization Busy Status
Value Description
0
Write synchronization for GPn register is complete.
1
Write synchronization for GPn register is ongoing.
Bit 15 – CLOCKSYNC Clock Read Sync Enable Synchronization Busy Status
Value Description
0
Write synchronization for CTRLA.CLOCKSYNC bit is complete.
1
Write synchronization for CTRLA.CLOCKSYNC bit is ongoing.
Bits 11, 12 – MASKn Mask n Synchronization Busy Status [n = 1..0]
Value Description
0
Write synchronization for MASKx register is complete.
1
Write synchronization for MASKx register is ongoing.
Bits 5, 6 – ALARMn Alarm n Synchronization Busy Status [n = 1..0]
Value Description
0
Write synchronization for ALARMx register is complete.
1
Write synchronization for ALARMx register is ongoing.
Bit 3 – CLOCK Clock Register Synchronization Busy Status
SAM D5x/E5x Family Data Sheet
RTC – Real-Time Counter
© 2019 Microchip Technology Inc.
Datasheet
DS60001507E-page 362