Datasheet

Table Of Contents
Table 18-3. Sleep Mode versus PDSYSRAM Power Domain State Overview
Power Domain State
Sleep Mode STDBYCFG
.RAMCFG
HIBCFG.RA
MCFG
PDCORESW PDBACKUP PDSYSRAM
Active N/A N/A active active active
Idle N/A N/A active active active
Standby with
sleepwalking
N/A N/A active active active
Standby - case 1 RET N/A active active retained
Standby - case 2 PARTIAL N/A active active 32K retained
Standby - case 3 OFF N/A active active off
Hibernate - case
1
N/A RET off active retained
Hibernate - case
2
N/A PARTIAL off active 32K retained
Hibernate - case
3
N/A OFF off active off
Backup N/A N/A off active off
Off N/A N/A off off off
The table below illustrates the PDBKUPRAM state:
Table 18-4. Sleep Mode versus PDBKUPRAM Power Domain State Overview
Power Domain State
Sleep Mode HIBCFG.BR
AMCFG
BKUPCFG.
BRAMCFG
PDCORESW PDBACKUP PDBKUPRAM
Active N/A N/A active active active
Idle N/A N/A active active active
Standby N/A N/A active active retained
Hibernate - case
1
RET N/A off active retained
Hibernate - case
2
PARTIAL N/A off active 4KB retained
Hibernate - case
3
OFF N/A off active off
Backup N/A RET off active retained
Backup N/A PARTIAL off active 4KB retained
Backup N/A OFF off active off
SAM D5x/E5x Family Data Sheet
PM – Power Manager
© 2019 Microchip Technology Inc.
Datasheet
DS60001507E-page 220