Datasheet

Table Of Contents
17.7 Register Summary
Offset Name Bit Pos.
0x00 INTENCLR 7:0 DUALE SINGLEE
0x01 INTENSET 7:0 DUALE SINGLEE
0x02 INTFLAG 7:0 DUALE SINGLEE
0x03 STATUS 7:0 ECCDIS
0x04 ERRADDR
7:0 ERRADDR[7:0]
15:8 ERRADDR[15:8]
23:16
ERRADDR[16
:16]
31:24
0x08
...
0x0E
Reserved
0x0F DBGCTRL 7:0 ECCELOG ECCDIS
17.8 Register Description
Registers can be 8, 16, or 32 bits wide. Atomic 8-, 16- and 32-bit accesses are supported. In addition, the
8-bit quarters and 16-bit halves of a 32-bit register, and the 8-bit halves of a 16-bit register can be
accessed directly.
Some registers are optionally write-protected by the Peripheral Access Controller (PAC). Optional PAC
write protection is denoted by the "PAC Write-Protection" property in each individual register description.
For details, refer to 17.5.8 Register Access Protection.
SAM D5x/E5x Family Data Sheet
RAMECC – RAM Error Correction Code (ECC)
© 2019 Microchip Technology Inc.
Datasheet
DS60001507E-page 207