Datasheet

Table Of Contents
Table 55-3. Active Current Consumption - Active Mode
Mode conditions Regulator Clock VDD T
A
Typ. Max Units
ACTIVE COREMARK
(1)
LDO
FDPLL
120MHz
1.8
Max at 105°C Typ at
25°C
136 191
uA/Mhz
3.3 137 193
DFLL 48MHz
1.8 136 271
3.3 136 272
XOSC 32MHz
1.8 146 346
3.3 149 347
BUCK
FDPLL
120MHz
1.8 103 151
3.3 65 133
DFLL 48MHz
1.8 102 225
3.3 63 169
XOSC 32MHz
1.8 110 283
3.3 73 224
IDLE NA
LDO
FDPLL
120MHz
1.8 21 78
3.3 23 81
DFLL 48MHz
1.8 21 156
3.3 21 156
XOSC 32MHz
1.8 25 231
3.3 27 233
BUCK
FDPLL
120MHz
1.8 16 59
3.3 11 54
DFLL 48MHz
1.8 16 119
3.3 10 85
XOSC 32MHz
1.8 21 180
3.3 19 135
Note: 
1. System Configuration used:
MCLK all APB clocks masked except MCLK and NVMCTRL
MCLK.AHBMASK = 0x00C00FFF
CMCC enabled
SAM D5x/E5x Family Data Sheet
Electrical Characteristics at 105°C
© 2019 Microchip Technology Inc.
Datasheet
DS60001507E-page 2036