Datasheet

Table Of Contents
54.14.5 I
2
S Characteristics
Table 54-63. I
2
S Timing Characteristics and Requirements (see Note 1)
Name Description Mode VDD = 1.8V VDD = 3.3V Units
Min. Typ. Max. Min. Typ. Max.
t
M_MCKOR
I2S MCK rise time
(2)
Master mode /
Capacitive load CL = 20
pF
- - 5.41 - - 2.68 ns
t
M_MCKOF
I2S MCK fall time
(2)
Master mode /
Capacitive load CL = 20
pF
- - 5.84 - - 2.81 ns
d
M_MCKO
I2S MCK duty cycle Master mode - 50.0 - - 50.0 - %
d
M_MCKI
I2S MCK duty cycle Master mode, pin is
input (1b)
- 50.0 - - 50.0 - %
t
M_SCKOR
I2S SCK rise time
(2)
Master mode /
Capacitive load CL = 20
pF
- - 5.06 - - 2.51 ns
t
M_SCKOF
I2S SCK fall time
(2)
Master mode /
Capacitive load CL = 20
pF
- - 5.46 - - 2.64 ns
d
M_SCKO
I2S SCK duty cycle Master mode - 50.0 - - 50.0 - %
f
M_SCKO
1/t
M_SCKO
I2S SCK frequency Master mode
Supposing external
device response delay
is 0ns
- - 32.07 - - 43.73 MHz
Master mode
Supposing external
device response delay
is 30ns
- - 10.97 - - 12.07 MHz
f
S_SCKI
1/t
S_SCKI
I2S SCK frequency Slave mode Supposing
external device
response delay is 30ns
- - 15.63 - - 15.87 MHz
d
S_SCKO
I2S SCK duty cycle Slave mode - 50.0 - - 50.0 - %
t
M_FSOV
FS valid time Master mode - - 5.4 - - 4.2 ns
t
M_FSOH
FS hold time Master mode -0.3 - - -0.3 - - ns
t
S_FSIS
FS setup time Slave mode 7.8 - - 7.5 - - ns
t
S_FSIH
FS hold time Slave mode 0.0 - - 0.0 - - ns
t
M_SDIS
Data input setup time Master mode 15.8 - - 11.6 - - ns
t
M_SDIH
Data input hold time Master mode 3.4 - - 3.4 - - ns
t
S_SDIS
Data input setup time Slave mode 2.4 - - 1.9 - - ns
SAM D5x/E5x Family Data Sheet
Electrical Characteristics at 85°C
© 2019 Microchip Technology Inc.
Datasheet
DS60001507E-page 2030