Datasheet

Table Of Contents
3. Block Diagram
The actual configuration may vary with device memory and number of pins. Refer to the Configuration
Summary for details.
3.1 SAM D5x/E5x Block Diagram
AHB-APB
BRIDGE A
DP
DM
SOF-1KHz
PAD0
PAD1
PAD2
PAD3
2x SERCOM
8 x Timer Counter
WO0
WO1
8 x Timer Counter
2x TIMER / COUNTER
2x TIMER / COUNTER
FOR CONTROL
WO0
WO1
WO7
.
.
.
2x CAN
DMA
TX
RX
8 x Timer Counter
DMA
2x TIMER / COUNTER
FOR CONTROL
WO0
WO1
WO2
WO0
WO1
8 x Timer Counter
2x TIMER / COUNTER
DMA
QDI1
QDI2
POSITION DECODER
DMA
QDI0
AIN[3:0]
2 ANALOG
COMPARATORS
INTEGRITY CHECK
MONITOR
AES
TRUE RANDOM
NUMBER GENERATOR
PUBLIC KEY
CRYPTOGRAPHY
CONTROLLER
4x CCL
OUT
IN[2:0]
XIP
MEMORY
DMA
QUAD-SPI
CS
SCK
DATA[3:0]
CD
CMD
WP
CK
DAT[3:0]
2x SDHC
Host Controller
GMDC
GMDIO
GTX[3:0]
GTXCK
GTXEN
GTXER
GRX[3:0]
GRXER
GRXCK
GRXDV
GCOL
GCRS
ETHERNET
MAC
1024/512/256KB
NVM
NVM
CONTROLLER
Cache
256/192/128KB
SRAM
CORTEX-M4
PROCESSOR
Fmax 120MHz
24bit SysTick
Counter
ETM
CORESIGHT ETB
TPIU
DMA
CONTROLLER
SRAM
CONTROLLER
AHB-APB
BRIDGE D
PAD0
PAD1
PAD2
PAD3
4x SERCOM
DMA
8 x Timer Counter
DMA
TIMER / COUNTER
FOR CONTROL
WO0
WO1
WO0
WO1
8 x Timer Counter
2x TIMER / COUNTER
DMA
8 x Timer Counter
DMA
2x 16-CHANNEL
12-bit ADC 1MSPS
AIN[15:0]
VREFA
VREFB
VREFC
8 x Timer Counter
DMA
DUAL-CHANNEL
12-bit DAC 1MSPS
VOUT[1:0]
VREFA
8 x Timer Counter
DMA
Inter-IC
Sound Controller
MCKn, n={0,1}
SCKn, n={0,1}
8 x Timer Counter
DMA
Parallel Capture
Controller
SDO
SDI
FSn, n={0,1}
CLK
DEN1
DEN2
DATA[13:0]
8 x Timer Counter
PERIPHERAL TOUCH
CONTROLLER
X/Y[31:0]
USB FS/LS
HOST/DEVICE
DMA
AHB-APB
BRIDGE C
DMA
DMA
DMA
RAMECC
PORT
PORT
DMA
DMA
DMA
WATCHDOG
TIMER
OSCILLATORS CONTROLLER
XOUT
XIN
DFLL48M
XOSC48M
XOUT
XIN
XOSC48M
EXTERNAL INTERRUPT
CONTROLLER
MAIN CLOCKS
CONTROLLER
EXTINT[15..0]
NMI
GCLK_IO[7..0]
FDPLL200M
GENERIC CLOCK
CONTROLLER
FREQUENCY
METER
PERIPHERAL
ACCESS CONTROLLER
POWER
MANAGER
RESET
CONTROLLER
FDPLL200M
XOUT32
XIN32
OSCULP32K
XOSC32K
OSC32K CONTROLLER
SUPPLY CONTROLLER
VREF
BOD33
VREG
REAL-TIME
COUNTER
TAMPER[4:0]
PAD0
PAD1
PAD2
PAD3
2x SERCOM
DMA
8 x Timer Counter
2x TIMER / COUNTER
DMA
WO0
WO1
CFD
CFD
CFD
DMA
PORT
SWO
TRACECLK
TRACEDATA[3:0]
SERIAL
WIRE
SWDIO
SWCLK
DEVICE
SERVICE
UNIT
AHB-APB
BRIDGE B
EVENT SYSTEM
M
S
S
S
S
S
S
M
M
S
S
HIGH SPEED
BUS MATRIX
BACKUP
SRAM
S
MPU
FPU
Cortex M
Cache Controller
M
I
D
M
DMA
Note: 
1. Some products have different number of SERCOM instances, Timer/Counter instances, PTC
signals and ADC signals.
2. The block diagram is representing SAM E54P. Refer to the Configuration Summary for the
configuration of a given device.
SAM D5x/E5x Family Data Sheet
Block Diagram
© 2019 Microchip Technology Inc.
Datasheet
DS60001507E-page 20