Datasheet

Table Of Contents
Table 54-9. Active Current Consumption - Active Mode
Mode Conditions Regulator Clock V
DD
T
A
Typ Max. Units
Active COREMARK
(1)
LDO
FDPLL 120 MHz
1.8V
Max. at 85°C Typ at 25°C
136 162
µA/MHz
3.3V 137 164
DFLL 48 MHz
1.8V 136 199
3.3V 136 199
XOSC 32 MHz
1.8V 146 243
3.3V 149 245
BUCK
FDPLL 120 MHz
1.8V 103 127
3.3V 65 89
DFLL 48 MHz
1.8V 102 152
3.3V 63 115
XOSC 32 MHz
1.8V 110 205
3.3V 73 153
Idle N/A
LDO
FDPLL 120 MHz
1.8V 21 46
3.3V 23 48
DFLL 48 MHz
1.8V 21 84
3.3V 21 84
XOSC 32 MHz
1.8V 25 115
3.3V 27 117
BUCK
FDPLL 120 MHz
1.8V 16 35
3.3V 11 28
DFLL 48 MHz
1.8V 16 63
3.3V 10 46
XOSC 32 MHz
1.8V 21 90
3.3V 19 71
Note:  System Configuration used:
MCLK all APB clocks masked except MCLK and NVMCTRL
MCLK.AHBMASK = 0x00C00FFF
CMCC enabled
SAM D5x/E5x Family Data Sheet
Electrical Characteristics at 85°C
© 2019 Microchip Technology Inc.
Datasheet
DS60001507E-page 1991